## SX48BD/SX52BD/SX52BD75/SX52BD100

## Configurable Communications Controllers with EE/Flash Program Memory, In-System Programming Capability, and On-Chip Debug

### 1.0 PRODUCT OVERVIEW

### 1.1 Introduction

The Scenix SX48BD/SX52BD/SX52BD75/SX52BD100 are members of the SX family of configurable communications controllers fabricated in an advanced CMOS process technology. The advanced process, combined with a RISC-based architecture, allows high-speed computation, flexible I/O control, and efficient data manipulation. Throughput is enhanced by operating the device at frequencies up to $50 / 75 / 100 \mathrm{MHz}$ and by optimizing the instruction set to include mostly single-cycle instructions. In addition, the SX architecture is deterministic and totally reprogramable. The unique combination of these characteristics enables the device to implement hard real-time functions as software modules (Virtual Peripheral ${ }^{T M}$ ) to replace traditional hardware functions.

On-chip functions include two 16 -bit timers with 8 -bit prescalers supporting different operating modes (PWM, simultaneous PWM/capture, and external event counter), a general-purpose 8 -bit timer with prescaler, an analog comparator, a brown-out detector, a watchdog timer, a power-save mode with multi-source wakeup capability, an internal R/C oscillator, user-selectable clock modes, and high-current outputs.
The SX48BD and SX52BD are functionally the same, except for the package type and pinout. The SX48BD has four fewer pins and has only four rather than eight I/O pins for Port A.


Figure 1-1. Block Diagram

Scenix ${ }^{T M}$ and the Scenix logo are trademarks of Scenix Semiconductor, Inc. $I^{2} \mathrm{C}^{T M}$ is a trademark of Philips Corporation

Microwire ${ }^{T M}$ is a trademark of National Semiconductor Corporation All other trademarks mentioned in this document are property of their respective companies.

## Table of Contents

1.0 Product Overview ..... 1
1.1 Introduction ..... 1
1.2 Key Features ..... 3
1.3 Architecture ..... 4
1.3.1 The Virtual Peripheral Concept ..... 4
1.3.2 The Communications Controller ..... 4
1.4 Programming and Debugging Support ..... 4
1.5 Applications ..... 4
2.0 Connection Diagrams ..... 5
2.1 Pin Assignments ..... 5
2.2 Pin Descriptions ..... 6
2.3 Part Numbering ..... 7
3.0 Port Descriptions ..... 8
3.1 Reading and Writing the Ports .....  8
3.2 Read-Modify-Write Considerations ..... 11
3.3 Port Configuration ..... 11
3.3.1 MODE Register ..... 11
3.3.2 Port Configuration Registers ..... 13
3.3.3 Port Configuration Upon Power-Up ..... 13
4.0 Special-Function Registers ..... 14
4.1 PC Register (02h) ..... 14
4.2 STATUS Register (03h) ..... 14
4.3 OPTION Register ..... 15
4.4 DEVICE CONFIGURATION REGISTERS ..... 15
4.5 SX48/52BD FUSE Word (Read/Program via programming command) ..... 16
4.6 SX48/52BD FUSEX Word (Read/Program via Programming Command) ..... 17
4.7 DEVICE Word (Hard-Wired Read-Only Via Programming Command)- Part ID Code ..... 17
5.0 Memory Organization ..... 18
5.1 Program Memory ..... 18
5.1.1 Program Counter ..... 18
5.1.2 Subroutine Stack ..... 18
5.2 Data Memory ..... 18
5.2.1 Addressing Modes/FSR ..... 18
5.2.2 Register Access Examples ..... 20
6.0 Power Down Mode ..... 21
6.1 Multi-Input Wakeup ..... 21
6.2 Port B MIWU/Interrupt Configuration ..... 22
7.0 Interrupt Support .....  23
8.0 Oscillator Circuits ..... 25
8.1 XT, LP or HS modes ..... 25
8.2 External RC Mode ..... 26
8.3 Internal RC Mode ..... 26
9.0 Real Time Clock/Counter (RTCC)/Watchdog Timer ..... 27
9.1 RTCC ..... 27
9.2 Watchdog Timer ..... 27
9.3 The Prescaler ..... 27
10.0 Multi-Function Timers ..... 29
10.1 Timer Operating Modes ..... 29
10.1.1 PWM Mode .....  29
10.1.2 Software Timer Mode ..... 30
10.1.3 External Event Mode ..... 30
10.1.4 Capture/Compare Mode ..... 30
10.2 Timer Pin Assignments ..... 30
10.3 Timer Control Registers ..... 31
11.0 Comparator ..... 36
12.0 Reset ..... 38
13.0 Brown-Out Detector ..... 39
14.0 Register States Upon Different Reset Conditions ..... 40
15.0 Instruction Set ..... 41
15.1 Instruction Set Features ..... 41
15.2 Instruction Execution ..... 41
15.3 Addressing Modes ..... 42
15.4 The Bank Instruction ..... 42
15.5 Bit Manipulation ..... 42
15.6 Input/Output Operation ..... 42
15.6.1 Read-Modify-Write Considerations ..... 42
15.7 Increment/Decrement ..... 42
15.8 Loop Counting and Data Pointing Testing ..... 42
15.9 Branch and Loop Call Instructions ..... 43
15.9.1 Jump Operation ..... 43
15.9.2 Page Jump Operation ..... 43
15.9.3 Call Operation ..... 43
15.9.4 Page Call Operation ..... 43
15.10 Return Instructions ..... 43
15.11 Subroutine Operation ..... 44
15.11.1 Push Operation ..... 44
15.11.2 Pop Operation ..... 44
15.12 Comparison and Conditional Branch Instructions ..... 45
15.13 Logical Instruction ..... 45
15.14 Shift and Rotate Instructions ..... 45
15.15 Complement and SWAP ..... 45
15.16 Key to Abbreviations and Symbols ..... 45
16.0 Instruction Set Summary Table ..... 46
16.1 Equivalent Assembler Mnemonics ..... 49
17.0 Electrical Characteristics ..... 50
17.1 Absolute Maximum Ratings ..... 50
17.2 DC Characteristics ..... 51
17.3 AC Characteristics ..... 52
17.4 Comparator DC and AC Specifications ..... 55
18.0 Package Dimensions ..... 56

### 1.2 Key Features

100 MIPS Performance

- DC - 100 MHz operation
- 10 ns instruction cycle, 30 ns internal interrupt response at 100 MHz
- 1 instruction per clock (branches 3 )


## EE/FLASH Program Memory ad SRAM Data Memory

- Access time of < 10 ns provides single cycle access
- EE/Flash rated for > 10,000 rewrite cycles
- 4096 Words of EE/Flash program memory
- $262 \times 8$ bits SRAM data memory


## CPU Features

- Compact instruction set
- All instructions are single cycle except branch
- Eight-level push/pop hardware stack for subroutine linkage
- Fast table lookup capability through run-time readable code (IREAD instruction)
- Predictable program execution flow for hard real-time applications


## Fast and Deterministic Interrupt

- Jitter-free 3-cycle internal interrupt response
- Hardware context save/restore of key resources such as PC, W, STATUS, and FSR within the 3-cycle interrupt response time
- External wakeup/interrupt capability on Port B (8 pins)


## Flexible I/O

- All pins individually programmable as I/O
- Inputs are TTL or CMOS level selectable
- All pins have selectable internal pull-ups
- Selectable Schmitt Trigger inputs on Ports B, C, D, and E
- All outputs capable of sourcing/sinking 30 mA
- Port A outputs have symmetrical drive
- Analog comparator support on Port B (RB0 OUT, RB1 IN-, RB2 IN+)
- Selectable I/O operation synchronous to the oscillator clock


## Hardware Peripheral Features

- Two 16 -bit timers with 8 -bit prescalers supporting:
- Software Timer mode
- PWM mode
- Simultaneous PWM/Capture mode
- External Event mode
- One 8-bit Real Time Clock/Counter (RTCC) with programable 8-bit prescaler
- Watchdog Timer (shares the RTCC prescaler)
- Analog comparator
- Brown-out detector
- Multi-Input Wakeup logic on 8 pins
- Internal RC oscillator with configurable rate from 31.25 kHz to 4 MHz
- Power-On-Reset


## Packages

- 48-pin Tiny PQFP, and 52-pin PQFP


## Programming and Debugging Support

- On- chip in-system programming support with serial or parallel interface
- In-system serial programming via oscillator pins
- On-chip in-System debugging support logic
- Real-time emulation, full program debug, and integrated development environment offered by third party tool vendors


## Software Support

- Library of off-the-shelf Virtual Peripheral modules
- Examples of Virtual Peripheral integration
- Evaluation Kits for communication intensive applications


### 1.3 Architecture

The SX devices use a modified Harvard architecture. This architecture uses two separate memories with separate address buses, one for the program and one for data, while allowing transfer of data from program memory to SRAM. This ability allows accessing data tables from program memory. The advantage of this architecture is that instruction fetch and memory transfers can be overlapped with a multi-stage pipeline, which means the next instruction can be fetched from program memory while the current instruction is being executed using data from the data memory.
Scenix has developed a revolutionary RISC-based architecture and memory design techniques that is 20 times faster than conventional MCUs, deterministic, jitter free, and totally reprogramable.
The SX family implements a four-stage pipeline (fetch, decode, execute, and write back), which results in execution of one instruction per clock cycle. At the maximum operating frequency of 100 MHz , instructions are executed at the rate of one per $10-\mathrm{ns}$ clock cycle.

### 1.3.1 The Virtual Peripheral Concept

Virtual Peripheral concept enables the "software system on a chip" approach. Virtual Peripheral, a software module that replaces a traditional hardware peripheral, takes advantage of the Scenix architecture's high performance and deterministic nature to produce same results as the hardware peripheral with much greater flexibility.
The speed and flexibility of the Scenix architecture complemented with the availability of the Virtual Peripheral library, simultaneously address a wide range of engineering and product development concerns. They decrease the product development cycle dramatically, shortening time to production to as little as a few days.
Scenix's time-saving Virtual Peripheral library gives the system designers a choice of ready-made solutions, or a head start on developing their own peripherals. So, with Virtual Peripheral modules handling established functions, design engineers can concentrate on adding value to other areas of the application.
The concept of Virtual Peripheral combined with in-system re-programmability provides a powerful development platform ideal for the communications industry because of the numerous and rapidly evolving standards and protocols.
Overall, the concept of Virtual Peripheral provides benefits such as using a more simple device, reduced component count, fast time to market, increased flexibility in design, customization to your application and ultimately overall system cost reduction.
Some examples of Virtual Peripheral modules are:

- Communication interfaces such as $I^{2} \mathrm{C}^{\top}$, Microwire ${ }^{\text {TM }}$ ( $\mu$-Wire), SPI, IrDA Stack, UART, and Modem functions
- Internet Connectivity protocols such as UDP, TCP/IP stack, HTTP, SMTP, POP3
- Frequency generation and measurement
- PPM/PWM generation
- Delta/Sigma ADC
- DTMF generation/detection
- FFT/DFT based algorithms


### 1.3.2 The Communications Controller

The combination of the Scenix hardware architecture and the Virtual Peripheral concept create a powerful, creative platform for the communications design communities. Its high processing power, re-cofigurability, cost-effectiveness, and overall design freedom give the designer the power to build products for the future with the confidence of knowing that they can keep up with innovation in standards and other areas.

### 1.4 Programming and Debugging Support

The SX devices are currently supported by third party tool vendors. On-chip in-system debug capabilities have been added, allowing tools to provide an integrated development environment including editor, macro assembler, debugger, and programmer. Un-obtrusive insystem programming is provided through the OSC pins. For emulation purposes, there is no need for a bond-out chip, so the user does not have to worry about the potential variations in electrical characteristics of a bond-out chip and the actual chip used in the target application. The user can test and revise the fully debugged code in the actual SX, in the actual application, and get to production much faster.

### 1.5 Applications

Emerging applications and advances in existing ones require higher performance while maintaining low cost and fast time-to-production.
The SX device provides solutions for many familiar applications such as process controllers, electronic appliances/tools, security/monitoring systems, consumer automotive, sound generation, motor control, and personal communication devices. In addition, the device is suitable for applications that require DSP-like capabilities, such as closed-loop servo control (digital filters), digital answering machines, voice notation, interactive toys, and magnetic-stripe readers.
Furthermore, the growing Virtual Peripheral library features new components, such as the Internet Protocol stack, and communication interfaces, that allow design engineers to embed Internet connectivity into all of their products at extremely low cost and very little effort.
Scenix's complete network connectivity protocol stack implementation (SX-Stack), enables single-chip Web servers and E-mail appliances in embedded applications. The implementation includes the physical layer interface with the TCP/IP network connectivity protocols, enabling system designers to produce cost-effective embedded Internet devices without external physical access or a gateway PC.
The hardware platform for SX-Stack is the SX52BD communications controller. The device allows implementation of the entire TCP/IP protocols, physical interface, and other relevant high-speed communication interfaces as Virtual Peripheral modules.

### 2.0 CONNECTION DIAGRAMS

### 2.1 Pin Assignments

|  |  |  |
| :---: | :---: | :---: |
|  |  |  |
|  | 52515049484746454443424140 |  |
| RA6 | 1 39 | - RD7 |
| RA7 | 38 | - RD6 |
| $\overline{\text { MCLR }}$ | 37 | - RD5 |
| OSC1 | 36 | - RD4 |
| OSC2 | 5 - 35 | - Vss |
| Vdd | 6 52-PIN 34 | - Vdd |
| Vss | 7 PQFP 33 | - RD3 |
| RAO | 8 - 32 | - RD2 |
| RA1 | 931 | - RD1 |
| RA2 | 10 30 | - RDO |
| RA3 | 11 29 | -RC7 |
| RB0 | 12 28 | - RC6 |
| RB1 | 13 | - RC5 |
|  | 14151617181920212223242526 |  |
|  |  |  |

Top View


Top View

### 2.2 Pin Descriptions

| Name | Pin Type | Input Levels | Description |
| :---: | :---: | :---: | :---: |
| RA0 | I/O | TTL/CMOS | Bidirectional I/O Pin; symmetrical source / sink capability |
| RA1 | 1/0 | TTL/CMOS | Bidirectional I/O Pin; symmetrical source / sink capability |
| RA2 | I/O | TTL/CMOS | Bidirectional I/O Pin; symmetrical source / sink capability |
| RA3 | 1/0 | TTL/CMOS | Bidirectional I/O Pin; symmetrical source / sink capability |
| RA4 | I/O | TTL/CMOS | Bidirectional I/O Pin; symmetrical source / sink capability (52-pin pkg. only) |
| RA5 | 1/0 | TTL/CMOS | Bidirectional I/O Pin; symmetrical source / sink capability (52-pin pkg. only) |
| RA6 | 1/0 | TTL/CMOS | Bidirectional I/O Pin; symmetrical source / sink capability (52-pin pkg. only) |
| RA7 | 1/0 | TTL/CMOS | Bidirectional I/O Pin; symmetrical source / sink capability (52-pin pkg. only) |
| RB0 | 1/0 | TTL/CMOS/ST | Bidirectional I/O Pin; comparator output; MIWU/Interrupt input |
| RB1 | 1/0 | TTL/CMOS/ST | Bidirectional I/O Pin; comparator negative input; MIWU/Interrupt input |
| RB2 | 1/0 | TTL/CMOS/ST | Bidirectional I/O Pin; comparator positive input; MIWU/Interrupt input |
| RB3 | 1/0 | TTL/CMOS/ST | Bidirectional I/O Pin; MIWU/Interrupt input |
| RB4 | 1/0 | TTL/CMOS/ST | Bidirectional I/O Pin; MIWU/Interrupt input, Timer T1 Capture Input 1 |
| RB5 | 1/0 | TTL/CMOS/ST | Bidirectional I/O Pin; MIWU/Interrupt input, Timer T1 Capture Input 2 |
| RB6 | 1/0 | TTL/CMOS/ST | Bidirectional I/O Pin; MIWU/Interrupt input, Timer T1 PWM/Compare Output |
| RB7 | 1/0 | TTL/CMOS/ST | Bidirectional I/O Pin; MIWU/Interrupt input, Timer T1 External Event Input |
| RC0 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin, Timer T2 Capture Input 1 |
| RC1 | I/O | TTL/CMOS/ST | Bidirectional I/O pin, Timer T2 Capture Input 2 |
| RC2 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin, Timer T2 PWM/Compare Output |
| RC3 | I/O | TTL/CMOS/ST | Bidirectional I/O pin, Timer T2 External Event Counter Input |
| RC4 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RC5 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RC6 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RC7 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RD0 | 1/0 | TTL/CMOS/ST | Bidirectional l/O pin |
| RD1 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RD2 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RD3 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RD4 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RD5 | 1/0 | TTL/CMOS/ST | Bidirectional l/O pin |
| RD6 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RD7 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RE0 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RE1 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RE2 | I/O | TTL/CMOS/ST | Bidirectional I/O pin |
| RE3 | 1/0 | TTL/CMOS/ST | Bidirectional l/O pin |
| RE4 | 1/0 | TTL/CMOS/ST | Bidirectional l/O pin |
| RE5 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RE6 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RE7 | 1/0 | TTL/CMOS/ST | Bidirectional I/O pin |
| RTCC | I | ST | Input to Real-Time Clock/Counter |
| MCLR | I | ST | Master Clear reset input - active low |
| OSC1/In/Vpp | 1 | ST | Crystal oscillator input - external clock source input |
| OSC2/Out | 0 | CMOS | Crystal oscillator output - in R/C mode, internally pulled to $\mathrm{V}_{\text {dd }}$ through weak pull-up |
| $V_{\text {dd }}$ | P | - | Positive supply pins (a total of four positive supply pins, one on each side of the device) |
| Vss | P | - | Ground pins (a total of four ground pins, one on each side of the device) |

Note: I = input, O = output, I/O = Input/Output, P = Power, TTL = TTL input, CMOS = CMOS input,
ST = Schmitt Trigger input, MIWU = Multi-Input Wakeup input

### 2.3 Part Numbering

Table 1. Ordering Information

| Device | Pins | I/O | Operating <br> Frequency (MHz) | EE/Flash <br> (Words) | RAM <br> (Bytes) | Voltage <br> Range (V) | Operating <br> Temp. $\left({ }^{\circ} \mathbf{C}\right)$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SX48BD/TQ | 48 | 36 | 50 | 4 K | 262 | $3.0-5.5$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| SX52BD/PQ | 52 | 40 | 50 | 4 K | 262 | $3.0-5.5$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| SX48BD-I/TQ | 48 | 36 | 50 | 4 K | 262 | $3.0-5.5$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| SX52BD-I/PQ | 52 | 40 | 50 | 4 K | 262 | $3.0-5.5$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| SX52BD75/PQ | 52 | 40 | 75 | 4 K | 262 | $4.5-5.5$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| SX52BD100/PQ | 52 | 40 | 100 | 4 K | 262 | $4.75-5.25$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## SX52BDXX-I/PQ



Figure2-1. Part Number Reference Guide

### 3.0 PORT DESCRIPTIONS

The device contains five 8-bit I/O ports (Port A through Port E). Port A provides symmetrical drive capability. In the 48 -pin version of the device, Port A has only four pins rather than eight. The unavailable pins are pulled high. Each port has four associated 8 -bit registers (Direction, Data, TTL/CMOS Select, and Pull-Up Enable) to configure each port pin as $\mathrm{Hi}-\mathrm{Z}$ input or output, to select TTL or CMOS voltage levels, and to enable/disable the weak pull-up resistor. The least significant bit of the registers corresponds to the least significant port pin. To access these configuration registers, an appropriate value must be written into the MODE register.
Upon power-up, all bits in these registers are initialized to "1".
The associated registers allow for each port bit to be individually configured under software control as shown below:

Table 3-1. Port Configuration

| Data Direction Registers: $R A, R B, R C, R D$, RE |  | TTL/CMOS Select Registers: LVL_A, LVL_B, LVL_C, LVL_D, LVL_E |  | Pullup Enable Registers: PLP_A, PLP_B, PLP_C, PLP_D, PLP |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 1 | 0 | 1 |
| Output | $\mathrm{Hi}-\mathrm{Z}$ Input | CMOS | TTL | Enable | Disable |

Ports B, C, D, and E have additional associated registers (Schmitt-Trigger Enable Registers ST_B and ST_C) to enable or disable the Schmitt Trigger function on each individual port pin as indicated in table below.

Table 3-2. Schmitt Trigger Select

| Schmitt Trigger Enable Registers: ST_B, ST_C, ST_D, <br> ST_E |  |
| :---: | :---: |
| 0 | 1 |
| Enable | Disable |

Port B also supports the on-chip differential comparator. Ports RB1 and RB2 are the comparator negative and positive inputs, respectively, while Port RB0 is the comparator output pin. Port B also supports the Multi-Input Wakeup feature on all eight pins.
Port B and Port C also support the multi-function timers T1 and T2. RB4 and RB5 are the T1 capture inputs, RB6 is the T1 PWM output, and RB7 is the T1 external event counter input. Similarly, RC0 and RC1 are the T2 capture inputs, RC2 is the T2 PWM output, and RC3 is the T2 external event counter input.
Figure3-1 shows the internal hardware structure and configuration registers for each pin of Port A. Figure3-2 shows the same for each pin of Port B, C, D, or E.

### 3.1 Reading and Writing the Ports

The five ports are memory-mapped into the data memory address space. To the CPU, the five ports are available as the RA, RB, RC, RD, and RE file registers at data memory addresses 05 h through 09h, respectively. Writing to a port data register sets the voltage levels of the corresponding port pins that have been configured to operate as outputs. Reading from a data register reads either the voltage levels of the corresponding port pins or the data contained in the port data register depending on the status PORTRD bit contained in the T2CNTB register.


Figure 3-1. Port A Configuration


Figure 3-2. Port B, Port C, Port D, Port E Configuration

For example, suppose all four Port A pins are configured as outputs. To make RA0 and RA1 high and the remaining Port A pins low, you could use the following code:

```
mov W,#$03 ;load W with the value 03h
; (bits 0 and 1 high)
mov $05,W ;write 03h to Port A data
;register
```

The second "mov" instruction in this example writes the Port A data register (RA), which controls the output levels of the Port A pins, RA0 through RA7. Note that Port A has only four I/O pins in the 48 -pin version of the device, in which case only the four least significant bits of this register are used.
When a write is performed to a port bit position that has been configured as an input, a write to the port data register is still performed, but it has no immediate effect on the pin. If later that pin is configured to operate as an output, it will reflect the value that has been written to the data register.

In the default device configuration, when a read is performed from a port bit position, the operation is actually reading the voltage level on the pin itself, not necessarily the bit value stored in the port data register. This is true whether the pin is configured to operate as an input or an output. Therefore, with the pin configured to operate as an input, the data register contents have no effect on the value that you read. With the pin configured to operate as an output, what is read generally matches what has been written to the register. PORTRD of the T2CNT2 register determines how the device reads data from its I/O ports (Port A through Port $\mathrm{E})$. Clear this bit to 0 to have the device read data from the port I/O pins directly. Set this bit to 1 to have the device read data from the port data registers. Under normal conditions, it should not matter which method you use to read the port data. However, if a port pin is configured as an output and an external circuit forces the pin to the opposite value, the value read from the port will depend on the reading mode used. Note that this control bit is not related to multi-function timers T1 and T2.

### 3.2 Read-Modify-Write Considerations

When two successive instructions are used on the same I/O port (except "mov Rx,W") with a very high clock rate, the "write" part of one instruction might not occur soon enough before the "read" part of the very next instruction, resulting in getting "old" data for the second instruction. To ensure predictable results, avoid using two successive read-modify-write instructions that access the same port data register if the clock rate is high or, insert 3 NOP instructions between the successive read-modify-write instructions (if SYNC bit in the FUSE register is enabled, 5 NOP instructions are required). For operating frequencies of 50 MHz or lower, if bit 7 of the T2CNTB (PORTRD) is set, the port reads data from the data register instead of port pins. In this case, the NOP instructions are not required.

### 3.3 Port Configuration

Each port pin offers the following configuration options:

- data direction
- input voltage levels (TTL or CMOS)
- pullup type (enable or disable)
- Schmitt trigger input (except for Port A)

Port B offers the additional option to use the port pins for the Multi-Input Wakeup/Interrupt function, the analog comparator function, or Timer T1 I/O. Port C offers the additional option to use the port pins for Timer T2 I/O.
Port configuration is performed by writing to a set of control registers associated with the port. A special-purpose instruction is used to write these control registers:

- mov !RA,W (move W to/from Port A control register)
- mov !RB,W (move W to/from Port B control register)
- mov ! RC, W (move W to/from Port C control register)
- mov !RD,W (move W to/from Port D control register)
- mov !RE,W (move W to/from Port E control register)

Each one of these instructions reads or writes a port control register for Port $A, B, C, D$, or $E$. There are multiple control registers for each port. To specify which one you want to access, you use another register called the MODE register.

### 3.3.1 MODE Register

The MODE register controls access to the port configuration registers and Timer T1/T2 control registers. Because the MODE register is not memory-mapped, it is accessed by the following special-purpose instructions:

- mov M, \#lit (move literal to lower 4-bits of MODE register)
- mov M,W (move W to lower 5-bits of MODE register)
- mov W,M (move MODE register to W)

The value contained in the MODE register determines which port control register is accessed by the "mov !rx,W" instruction as indicated in Table3-3. (The table also shows the timer control registers accessed according to the MODE register setting.) MODE register values not defined in the table are reserved for future expansion and should not be used. Upon power-up, the MODE register is initialized to 1Fh, which enables write access to the port direction control registers.
When bit 4 of the MODE register is 0 (the top half of Table3-3), a "mov !rx,W" instruction moves the contents of the applicable control register into W. When bit 4 of the MODE register is 1 (the bottom half of Table3-3), a "mov !rx,W" instruction moves the contents of W into the applicable control register. However, there are some exceptions to this. For the CMP_B and WKPND_B registers, the CPU does an exchange of data between $W$ and the control register, regardless of the state of bit 4 in the MODE register. For the WKED_B and WKEN_B registers, the CPU moves the data from W to the control register, regardless of the state of bit 4 in the MODE register.
After a value is written to the MODE register, that setting remains in effect until it is changed by writing to the MODE register again. For example, you can write the value 1Eh to the MODE register just once, and then write to each of the five pullup configuration registers using the five "mov !rx,W" instructions.

Table 3-3. Mode Register Settings

| MODE Reg. | mov !RA,W | mov !RB,W | mov !RC,W | mov !RD,W | mov !RE,W |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 00h |  | Read T1CPL | Read T2CPL |  |  |
| 01h |  | Read T1CPH | Read T2CPH |  |  |
| 02h |  | Read T1R2CML | Read T2R2CML |  |  |
| 03h |  | Read T1R2CMH | Read T2R2CMH |  |  |
| 04h |  | Read T1R1CML | Read T2R1CML |  |  |
| 05h |  | Read T1R1CMH | Read T2R1CMH |  |  |
| 06h |  | Read T1CNTB | Read T2CNTB |  |  |
| 07h |  | Read T1CNTA | Read T2CNTA |  |  |
| 08h |  | Exchange CMP_B with W |  |  |  |
| 09h |  | Exchange WKPND_B with W |  |  |  |
| 0Ah |  | Write WKED_B |  |  |  |
| 0Bh |  | Write WKEN_B |  |  |  |
| 0Ch |  | Read ST_B | Read ST_C | Read ST_D | Read ST_E |
| 0Dh | Read LVL_A | Read LVL_B | Read LVL_C | Read LVL_D | Read LVL_E |
| 0Eh | Read PLP_A | Read PLP_B | Read PLP_C | Read PLP_D | Read PLP_E |
| 0Fh | Read RA Direction | Read RB Direction | Read RC Direction | Read RD Direction | Read RE Direction |
| 10h |  | Clear Timer T1 | Clear Timer T2 |  |  |
| 11h |  |  |  |  |  |
| 12h |  | Write T1R2CML | Write T2R2CML |  |  |
| 13h |  | Write T1R2CMH | Write T2R2CMH |  |  |
| 14h |  | Write T1R1CML | Write T2R1CML |  |  |
| 15h |  | Write T1R1CMH | Write T2R1CMH |  |  |
| 16h |  | Write T1CNTB | Write T2CNTB |  |  |
| 17h |  | Write T1CNTA | Write T2CNTA |  |  |
| 18h |  | Exchange CMP_B with W |  |  |  |
| 19h |  | Exchange WKPND_B with W |  |  |  |
| 1Ah |  | Write WKED_B |  |  |  |
| 1Bh |  | Write WKEN_B |  |  |  |
| 1 Ch |  | Write ST_B | Write ST_C | Write ST_D | Write ST_E |
| 1Dh | Write LVL_A | Write LVL_B | Write LVL_C | Write LVL_D | Write LVL_E |
| 1Eh | Write PLP_A | Write PLP_B | Write PLP_C | Write PLP_D | Write PLP_E |
| 1Fh | Write RA Direction | Write RB Direction | Write RC Direction | Write RD Direction | Write RE Direction |

The following code example shows how to program the pullup control registers.

```
mov W,#$1E ;MODE=1Eh to write port pullup
mov M, W ;registers
mov W,#$03 ;W = 0000 0011
mov !RA,W ; disable pullups for A0 and A1
mov W,#$FF ;W = 1111 1111
mov !RB,W ;disable all pullups for B0-B7
mov W,#$00 ;W = 0000 0000
mov !RC,W ;enable all pullups for C0-C7
```

First the MODE register is loaded with 1Eh to select write access to the pullup control registers (PLP_A, PLP_B, and so on). Then the MOV !rx,W instructions are used to specify which port pins are to be connected to the internal pullup resistors. Setting a bit to 1 disconnects the corresponding pullup resistor, and clearing a bit to 0 connects the corresponding pullup resistor.

### 3.3.2 Port Configuration Registers

The port configuration registers that you control with the MOV !rx,W instruction operate as described below.

## RA through RE Data Direction Registers (MODE=1Fh)

Each register bit sets the data direction for one port pin. Set the bit to 1 to make the pin operate as a high-impedance input. Clear the bit to 0 to make the pin operate as an output. Upon reset, the bit is set to 1 .

## PLP_A through PLP_E: Pullup Enable Registers (MODE=1Eh)

Each register bit determines whether an internal pullup resistor is connected to the pin. Set the bit to 1 to disconnect the pullup resistor or clear the bit to 0 to connect the pullup resistor. Upon reset, the bit is set to 1 .

## LVL_A through LVL_E: Input Level Registers (MODE=1Dh)

Each register bit determines the voltage levels sensed on the input port, either TTL or CMOS, when the Schmitt trigger option is disabled. Program each bit according to the type of device that is driving the port input pin. Set the bit to 1 for TTL or clear the bit to 0 for CMOS. Upon reset, the bit is set to 1 . If SYNC is enabled in the FUSE register, port data must be read more than 2 cycles after a change to the input level mode or Schmitt Trigger mode (see Figure 3-2).

## ST_B through ST_E: Schmitt Trigger Enable Registers (MODE=1Ch)

Each register bit determines whether the port input pin operates with a Schmitt trigger. Set the bit to 1 to disable Schmitt trigger operation and sense either TTL or CMOS voltage levels; or clear the bit to 0 to enable Schmitt trigger operation. Upon reset, the bit is set to 1. If SYNC is enabled in the FUSE register, port data must be read more than 2 cycles after a change to the input level mode or Schmitt Trigger mode (see Figure 3-2).

## WKEN_B: Wakeup Enable Register (MODE=1Bh)

Each register bit enables or disables the Multi-Input Wakeup/Interrupt (MIWU) function for the corresponding Port B input pin. Clear the bit to 0 to enable MIWU operation or set the bit to 1 to disable MIWU operation. Upon reset, the bit is set to 1.For more information on using the Multi-Input Wakeup/Interrupt function, see Section 7.0.

## WKED_B: Wakeup Edge Register (MODE=1Ah)

Each register bit selects the edge sensitivity of the Port B input pin for MIWU operation. Clear the bit to 0 to sense rising (low-to-high) edges. Set the bit to 1 to sense falling (high-to-low) edges. Upon reset, the bit is set to 1 .

## WKPND_B: Wakeup Pending Flag Register (MODE=19h)

When you access the WKPND_B register using MOV !RB,W, the CPU does an exchange between the contents of W and WKPND_B. Each bit read from the WKPND_B register indicates the status of the corresponding MIWU pin. A bit set to 1 indicates that a valid edge has occurred on the corresponding MIWU pin, and has triggered a wakeup or interrupt. A bit set to 0 indicates that no valid edge has occurred on the MIWU pin.

## CMP_B: Comparator Register (MODE=08h)

When you access the CMP_B register using MOV !RB,W, the CPU does an exchange between the contents of W and CMP_B. This feature lets you read the CMP_B register contents while writing a new value to the register. Clear bit 7 to enable operation of the comparator. Clear bit 6 to place the comparator result on the RB0 pin. Bit 0 is a result flag that is set to 1 when the voltage on RB2 (positive input) is greater than RB1 (negative input), or cleared to 0 otherwise. (For more information on using the comparator, see Section 11.0.)

### 3.3.3 Port Configuration Upon Power-Up

Upon power-up, all the port control registers are initialized to FFh. Thus, each port pin is configured to operate as a high-impedance input that senses TTL voltage levels, with no internal pullup resistor connected. The MODE register is initialized to 1 Fh , which allows immediate write access to the data direction registers using the "MOV !rx,W" instruction.

### 4.0 SPECIAL-FUNCTION REGISTERS

The CPU uses a set of special-function registers to control operation of the device.
The CPU registers include an 8-bit working register (W), which serves as a pseudo accumulator. It holds the second operand of an instruction, receives the literal in immediate type instructions, and also can be programselected as the destination register.
A set of 31 file registers serves as the primary accumulator. One of these registers holds the first operand of an instruction and another can be program-selected as the destination register. The first 10 file registers include the Real-Time Clock/Counter register (RTCC), the lower eight bits of the 12-bit Program Counter (PC), the 8-bit STATUS register, five port control registers for Ports A through E, the 8-bit File Select Register (FSR), and INDF (used for indirect addressing).
The five low-order bits of the FSR register select one of the 31 file registers in the indirect addressing mode. Calling for the file register located at address 00h (INDF) in any of the file-oriented instructions selects indirect addressing, which uses the FSR register. It should be noted that the file register at address 00h is not a physically implemented register. The CPU also contains an 8level, 12-bit hardware push/pop stack for subroutine linkage.

Table 4-1. Special-Function Registers

| Addr | Name | Function |
| :--- | :--- | :--- |
| 00h | INDF | Used for indirect addressing |
| 01 h | RTCC | Real Time Clock/Counter |
| 02 h | PC | Program Counter (low byte) |
| 03 h | STATUS | Holds Status bits of ALU |
| 04 h | FSR | File Select Register |
| 05 h | RA | Port RA data register |
| 06h | RB | Port RB data register |
| 07 h | RC | Port RC data register |
| 08 h | RD | Port RD data register |
| 09 h | RE | Port RE data register |

### 4.1 PC Register (02h)

The PC register holds the lower eight bits of the program counter. It is accessible at run time to perform branch operations. The upper three bits are located in the STATUS register (PA2:0), bit 8 is not accessible.

### 4.2 STATUS Register (03h)

The STATUS register holds the arithmetic status of the ALU, the page select bits, and the reset state. The STATUS register is accessible during run time, except that bits PD and TO are read-only. It is recommended that only SETB and CLRB instructions be used on this register. Care should be exercised when writing to the STATUS register as the ALU status bits are updated upon completion of the write operation, possibly leaving the

STATUS register with a result that is different than intended.

| PA2 | PA1 | PA0 | TO | PD | Z | DC | C |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit $\mathbf{7}$ | Bit $\mathbf{0}$ |  |  |  |  |  |  |

Bit 7-5: Program memory page select bits PA2:PA0

$$
\begin{aligned}
& 000=\text { Page } 0(000 \mathrm{~h}-1 \mathrm{FFh}) \\
& 001=\text { Page } 1(200 \mathrm{~h}-3 \mathrm{FFh}) \\
& \ldots \\
& 111=\text { Page } 7(\text { E00h }- \text { FFFh })
\end{aligned}
$$

Bit 4: Time Out bit, TO (Read Only)
$1=$ Set to 1 after power up and upon execution of CLRWDT or SLEEP instructions
$0=A$ watchdog time-out occurred
Bit 3: Power Down bit, PD (Read Only)
$1=$ Set to a 1 after power up and upon execution of the CLR !WDT instruction
$0=$ Cleared to a ' 0 ' upon execution of SLEEP instruction
Bit 2: Zero bit, Z (affected by most logical, arithmetic, and data movement instructions

1 = Result of math operation is zero
$0=$ Result of math operation is non-zero
Bit 1: Digit Carry bit, DC
After Addition:
1 = A carry from bit 3 occurred
$0=$ No carry from bit 3 occurred
After Subtraction:
1 = No borrow from bit 3 occurred
$0=A$ borrow from bit 3 occurred
Bit 0: Carry bit, C
After Addition:
1 = A carry from bit 7 of the result occurred
$0=$ No carry from bit 7 of the result occured.
After Subtraction:
1 = No borrow from bit 7 of the result occurred
$0=\mathrm{A}$ borrow from bit 7 of the result occurred
Rotate (RR or RL) Instructions:
The carry bit is loaded with the low or high order bit, respectively
When $\overline{\mathrm{CF}}$ bit of the FUSEX register is cleared to 0, Carry bit works as input for ADD and SUB instructions.

### 4.3 OPTION Register

| RTW | RTE <br> _IE | RTS | RTE <br> _ES | PSA | PS2 | PS1 | PS0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7
Bit 0

Bit 7: RTW

Bit 6: RTE_IE
RTCC/W register selection:
0 = Register 01h addresses W
1 = Register 01h addresses RTCC
RTCC interrupt enable:
$0=$ RTCC roll-over interrupt is enabled
1 = RTCC roll-over interrupt is disabled
Bit 5: RTS
RTCC increment select:
$0=$ RTCC increments on internal instruction cycle
$1=$ RTCC increments upon transition on RTCC pin
Bit 4: RTE_ES RTCC edge select:
$0=$ RTCC increments on low-to-high transitions
1 = RTCC increments on high-to-low transitions
Bit 3: PSA Prescaler Assignment:
$0=$ Prescaler is assigned to RTCC, with divide rate determined by PSOPS2 bits
1 = Prescaler is assigned to WDT, and divide rate on RTCC is $1: 1$
Bits 2-0: PS2-PS0 Prescaler divider (see Table4-2)
Upon reset, all bits in the OPTION register are set to 1.
Table 4-2. Prescaler Divider Ratios

| PS2, PS1, PSO | RTCC <br> Divide <br> Rate | Watchdog <br> Timer <br> Divide Rate | Approx. <br> Watchdog <br> Timeout (sec) |
| :---: | :---: | :---: | :---: |
| 000 | $1: 2$ | $1: 1$ | 0.016 |
| 001 | $1: 4$ | $1: 2$ | 0.032 |
| 010 | $1: 8$ | $1: 4$ | 0.064 |
| 011 | $1: 16$ | $1: 8$ | 0.128 |
| 100 | $1: 32$ | $1: 16$ | 0.256 |
| 101 | $1: 64$ | $1: 32$ | 0.5 |
| 110 | $1: 128$ | $1: 64$ | 1.0 |
| 111 | $1: 256$ | $1: 128$ | 2.0 |

### 4.4 DEVICE CONFIGURATION AND ID REGISTERS

The SX device has two registers (FUSE, FUSEX) that control functions such as clock oscillator configuration. These registers are not programmable "on the fly" during normal device operation. Instead, the FUSE and FUSEX registers can only be accessed when the SX device is being programmed. The DEVICE ID register is a readonly, hard-wired register, defined during the manufacturing process. Locations 1000 h to 100 Fh are allocated for user code ID.

### 4.5 FUSE WORD (READ/PROGRAM VIA PROGRAMMING COMMAND)

| Unused | $\overline{\mathrm{SYNC}}$ | Unused | Unused | $\overline{\mathrm{IRC}}$ | DIV1/ $\overline{\mathrm{IFBD}}$ | DIV0/FOSC2 | XTLBUF_EN | $\overline{\mathrm{CP}}$ | WDTE | FOSC1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ |


| $\overline{\text { SYNC }}$ | Synchronous input enable (this bit synchronizes the signal presented at the input pins to the internal clock through two internal flip-flops). Required to be enabled unless the transition on the input pin is not close to the clock edge. If enabled, port data must be read more than 2 cycles after a change to the input level mode or Schmitt Trigger mode (see Figure 3-2). SYNC is always enabled on RTCC. <br> $0=$ enabled <br> $1=$ disabled |
| :---: | :---: |
| $\overline{\text { IRC }}$ | Internal RC oscillator enable |
|  | $0=\quad$ enabled - OSC1 1 is pulled low by weak pulldown, OSC2 is pulled high by weak pullup <br> $1=$ disabled - OSC1 and OSC2 behave according to FOSC2:FOSC0 |
| DIV1:DIV0 | Internal RC oscillator divider (if $\overline{\mathrm{IRC}}=0$ ) |
|  | $00 \mathrm{~b}=4 \mathrm{MHz}$ |
|  | 01b $=1 \mathrm{MHz}$ |
|  | $10 \mathrm{~b}=128 \mathrm{KHz}$ |
|  | $11 \mathrm{~b}=32 \mathrm{KHz}$ |
| $\overline{\text { IFBD }}$ | Internal crystal/resonator oscillator feedback resistor (10M 2 ) |
|  | $0=\quad$ Internal feedback resistor disable (external feedback required for crystal/resonator oscillator) |
|  | $1=\quad$ Internal feedback resistor enabled (valid only when $\overline{\mathrm{RC}}=1$, disabled when $\overline{\mathrm{RC}}=0$ ) |
| XTLBUF_EN | Crystal Buffer enable (disable when not using a crystal to reduce Idd) |
|  | $0=\quad$ Crystal Buffer disabled (required if not using crystal/resonator oscillator) |
|  | $1=\quad$ Crystal Buffer enabled |
| $\overline{C P}$ | Code protect enable |
|  | $0=\quad$ enabled (FUSE, code, and ID memories read back as scrambled data, programming disabled) |
|  | $1=$ disabled (FUSE, code, and ID memories can be read normally) |
| WDTE | Watchdog timer enable |
|  | $0=$ disabled |
|  | $1=$ enabled |
| FOSC2:FOSC0 | External oscillator configuration (valid when $\overline{\mathrm{IRC}}=1$, lower settings are recommended for lower power consumption): |
|  | 000b $=$ LP1 - low power crystal ( 32 KHz ) |
|  |  |
|  | $010 \mathrm{~b}=\mathrm{XT} 1-$ normal crystal/resonator ( $32 \mathrm{KHz}-1 \mathrm{MHz}$ ) |
|  | 011b $=$ XT2 - normal crystal/resonator ( $1 \mathrm{MHz}-8 \mathrm{MHz}$ ) |
|  | $100 \mathrm{~b}=\mathrm{HS} 1-$ high speed crystal/resonator ( $1 \mathrm{MHz}-20 \mathrm{MHz}$ ) |
|  | $101 \mathrm{~b}=$ HS2 - high speed crystal/resonator ( $1 \mathrm{MHz}-50 \mathrm{MHz}$ ) |
|  | $110 \mathrm{~b}=\mathrm{HS} 3-$ high speed crystal/resonator ( $1 \mathrm{MHz}-100 \mathrm{MHz}$ ) |
|  | $111 \mathrm{~b}=$ External RC network - OSC2 is pulled high by a weak pullup (no CLKOUT output) |

### 4.6 FUSEX WORD (READ/PROGRAM VIA PROGRAMMING COMMAND)

| IRCTRIM2 | $\overline{\text { SLEEPCLK }}$ | IRCTRIM1:IRCTRIM0 | Unused | $\overline{\mathrm{CF}}$ | BOR1:BOR0 | BORTR1:BORTR0 | DRT1:DRT0 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ |

IRCTRIM2: Internal RC Oscillator Trim. This 3-bit field adjusts the operation of the internal RC oscillator to make

IRCTRIMO
$\overline{\text { SLEEPCLK }}$
$\overline{C F}$

BOR1: BOR0 Sets the Brown Out Reset threshold voltage
$00 \mathrm{~b}=4.1 \mathrm{~V}$
$01 \mathrm{~b}=2.4 \mathrm{~V}$
$10 \mathrm{~b}=2.2 \mathrm{~V}$
11b = BOR disabled
BORTR1: Brown-Out trim bits (parts are shipped out of factory untrimmed).
BORTRO

DRT1:DRT0
it operate within the target frequency range of typically 4.0 MHz plus or minus $8 \%$. Parts are shipped from the factory untrimmed. The device relies on the programming tool to provide trimming.
$100 \mathrm{~b}=$ maximum frequency
111b = typical
011b = minimum frequency
Sleep Clock Disable.
$0=\quad$ enable operation of the crystal/resonator clock during power down mode (to allow fast startup).
$1=$ disable crystal/resonator clock operation during power down mode (to reduce power consumption).
Carry Flag ADD/SUB enable
$0=\quad$ carry bit input to ADD and SUB instructions.
$1=\quad$ ADD and SUB without carry
$01 \mathrm{~b}=$ minimum threshold voltage
$00=$
$11=$
$10 \mathrm{~b}=$ maximum threshold voltage
Delay Reset Timer (DRT) timeout period. Specifies the time from de-assertion of reset to start code execution.
$10 \mathrm{~b}=0.25 \mathrm{msec}$
$11 \mathrm{~b}=18 \mathrm{msec}$
$00 \mathrm{~b}=60 \mathrm{msec}$
$01 \mathrm{~b}=1 \mathrm{sec}$

### 4.7 DEVICE ID Word (Hard-Wired Read-Only Via Programming Command)- Part ID Code

| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |

### 4.8 User Code ID

Locations 1000 h to 100Fh are allocated for user code ID.

### 5.0 MEMORY ORGANIZATION

### 5.1 Program Memory

The program memory is organized as 4 K , 12-bit wide words. The program memory words are addressed sequentially by a binary program counter. Upon reset, the program counter is initialized with 0FFFh. If there is no branch operation, it will increment to the maximum value possible for the device and roll over and begin again.
Internally, the program memory has a semi-transparent page structure. A page is composed of 512 contiguous program memory words. The lower nine bits of the program counter are zeros at the first address of a page and ones at the last address of a page. This page structure has no effect on the program counter. The program counter will freely increment through the page boundaries.

### 5.1.1 Program Counter

The program counter contains the 12-bit address of the instruction to be executed. The lower eight bits of the program counter are contained in the PC register (02h), and the three upper bits are specified by the STATUS register (PA0, PA1, PA2). Bit 8 is not accessible. Changing the STATUS bits is necessary to cause jumps and subroutine calls across program memory page boundaries. Prior to the execution of a branch operation, the user program must initialize the upper bits of the STATUS register to cause a branch to the desired page. An alternative method is to use the PAGE instruction, which automatically causes branch to the desired page, based on the value specified in the operand field.

### 5.1.2 Subroutine Stack

The subroutine stack consists of eight 12-bit save registers. A physical transfer of register contents from the program counter to the stack or vice versa, and within the stack, occurs on all operations affecting the stack, primarily calls and returns. The stack is physically and logically separate from data RAM. The program cannot read or write the stack.

### 5.2 Data Memory

The data memory is a RAM-based register set consisting of 262 general-purpose registers and nine special-purpose registers. All of these registers are eight bits wide.
The data memory is organized into 16 banks, designated Bank 0 through Bank F, each containing 16 registers, plus an additional bank of 16 "global" registers. Because the registers are organized into banks or "files," these memory-mapped registers are called "file registers."

### 5.2.1 Addressing Modes/FSR

Each SX instruction that accesses a data memory register contains a 5-bit field in the instruction opcode that specifies the register to be accessed. The abbreviation "fr" (file register) represents the 5-bit register address designator. For example, the instruction description "mov fr,W" means that a 5-bit value or label must be substituted for "fr" in the instruction, such as "mov \$0F,W" (to
move the contents of the working register W into file register 0Fh).

There are three different addressing modes, called the indirect, direct, and semi-direct modes. The addressing mode used for register access depends on the 5-bit "fr" value used in the instruction:

- indirect mode: $\mathrm{fr}=00 \mathrm{~h}$
- direct mode (fr bit $4=0$ ): fr = 01h through 0Fh
- semi-direct mode (fr bit $4=1$ ): $\mathrm{fr}=10 \mathrm{~h}$ through 1Fh

Figure 5-1 illustrates the data memory addressing scheme.
For indirect addressing ( $\mathrm{fr}=00$ ), the File Select Register (FSR) specifies the register to be accessed. FSR is an 8bit, memory-mapped register (at address 04h) which serves as an 8-bit pointer into data memory for indirect addressing. In this mode, the global register bank and Bank 1 through Bank F are accessible. Bank 0 is not accessible.
For direct addressing ( $\mathrm{fr}=01-0 \mathrm{~F}$ ), the value of "fr" itself specifies the register to be accessed, and the FSR register is ignored. For this addressing mode, only the global register bank is accessible. To gain access to any other bank, you must use either indirect or semi-direct addressing.
For semi-direct addressing ( $\mathrm{fr}=10-1 \mathrm{~F}$ ), the bank number is selected by the four high-order bits of FSR, and the register within that bank is selected by the four low-order bits of "fr." In other words, the register address is obtained by combining the four high-order bits of FSR with the four low-order bits of "fr". In this addressing mode, the low-order bits of FSR are ignored. Bank 0 through Bank F are accessible, but the global register bank is not accessible.

Figure 5-1 shows how register addressing works in the indirect, direct, and semi-direct modes. The 16 global registers are always accessible by direct addressing, regardless of what is contained in the FSR register. The global registers are also accessible with indirect addressing, but they are not accessible with semi-direct addressing. Of the 16 global registers, nine are special-purpose registers (RTCC, PC, STATUS, and so on), and six are general-purpose registers. Location 00 is used for indirect addressing (INDF). All of the registers in Bank 0 though Bank F are general-purpose registers.
To change the contents of the FSR register, the program can either write an eight-bit value to the FSR register or use the "bank" instruction. The "bank" instruction writes bits 4,5 , and 6 in the FSR register. Bit 7 of FSR is used to select the upper or lower "bank" of memory banks. Thus, to change from one upper bank to another, only a single "bank" instruction is required. To change from one upper bank to a lower bank, the "bank" instruction must be followed by "setb FSR.7".


Semi-Direct Addressing

Figure 5-1. Register Access Modes

### 5.2.2 Register Access Examples

Here is an example of an instruction that uses direct addressing:

```
inc \(\$ 0 \mathrm{~F}\);increment file register 0Fh
```

This instruction increments the contents of file register 0Fh in the global register bank. It does not matter what is contained in the FSR register.
To gain access to any register outside of the global register bank, it is necessary to use semi-direct or indirect addressing. In that case, you need to make sure that the FSR register contains the correct value for accessing the desired bank.
Here are 2 examples that use semi-direct addressing:

```
mov W,#$FO ; load W with FOh
mov FSR,W ;load W into FSR (Bank F)
inc $1F ;increment file register FFh
```

Or, to access bank 0,

```
mov W,#$00 ;load W with 00h
mov FSR,W ;load W into FSR (Bank 0)
inc $1F ;increment file register OFh
```

In these examples, "FSR" is a label that represents the value 04h, which is the address of the FSR register in the global register bank. Note that the FSR register is itself a memory-mapped global register, which is always accessible using direct addressing.
The "banked" data memory is divided into upper and lower blocks, each consisting of 8 banks of data memory. The range for the lower block is from $\$ 00$ to $\$ 7 \mathrm{~F}$, while the rage for the upper block is from $\$ 80$ to $\$ F F$. Bit 7 of the FSR is used to select the upper or lower block. The BANK instruction is used to select the bank within that block.
To use the "bank" instruction, in the syntax of the assembly language, you specify an 8-bit value that corresponds to the desired bank number. The assembler encodes bits 4 , 5 , and 6 of the specified value into the instruction opcode and ignores bit 7 and the low-order bits. For example, if another lower bank was being used to increment file register 2 Fh , you could use the following instructions:

```
bank $20 ;select Bank 2 in FSR
inc $1F ;increment register 2F
```

Note that the "bank" instruction only modifies bits 4, 5, and 6 the FSR register. Therefore, to change from a lower block to an upper block bank, the "bank" instruction will not work. Instead, you need to write the whole FSR register using code such as the following:

```
mov W,#$80 ;load W with 80h
mov FSR,W ; select Bank 8 in FSR
```

Another approach is to set bit 7 of the FSR register individually after the "bank" instruction to address an upper block bank.
bank $\$ 80$; set bits in 4, 5, and 6 FSR
setb FSR. 7 ; select Bank 8 in FSR
To change from an upper block to a lower block bank, bit 7 of FSR must be cleared.
With indirect addressing, you specify the full 8-bit address of the register using FSR as a pointer. This addressing mode provides the flexibility to access different registers or multiple registers using the same instruction in the program.
You invoke indirect addressing by using $\mathrm{fr}=00 \mathrm{~h}$. For example:

```
mov W,#$F5 ;load W with F5h
mov $04,W ;move value F5h into FSR
mov W,#$01 ;load W with 01h
mov $00,W ;move value 01h into register F5h
```

In the second "mov" instruction, FSR is loaded with the desired 8-bit register address. In the fourth "mov" instruction, $\mathrm{fr}=00$, so the device looks at FSR and moves the result to the register addressed by FSR, which is the register at F5h (Bank F, register number 5).
A practical example that uses indirect addressing is the following program, which clears the upper eight registers in the global register bank and the upper 8 registers in all banks from Bank 1 through Bank F:

```
clr FSR ;clear FSR to 00h (at address 04h)
:loop setb FSR.3 ; set FSR bit 3
clr $00 ;clear register pointed to by FSR
incSz FSR ;increment FSR and test
    ;skip jmp if OOh
jmp:loop ;jump back and clear next reg.
```

This program initially clears FSR to 00h. At the beginning of the loop, it sets bit 3 of FSR so that it starts at 08h. The "clr \$00" instruction clears the register pointed to by FSR (initially, the file register at 08h in the global register bank). Then the program increments FSR and clears consecutive file registers, always in the upper half of each bank: (08h, 09h, 0Ah... 0Fh, 18h, 19h... FFh). The loop ends when FSR wraps back to 00h.
For addresses from 01h through 0Fh, the global register bank is accessed. For higher addresses, Bank 1 through Bank F are accessed. This program does not affect Bank 0 , which is not accessible in the indirect addressing mode. Bank 0 can be accessed only using the semidirect mode.

### 6.0 POWER DOWN MODE

The power down mode is entered by executing the SLEEP instruction.
In power down mode, only the Watchdog Timer (WDT) and SLEEPCLOCK are active, if enabled. The operation clock can be enabled or disabled during this mode, by using the SLEEPCLK bit of the FUSEX register. If the Watchdog Timer is enabled, upon execution of the SLEEP instruction, the Watchdog Timer is cleared, the TO (time out) bit is set in the STATUS register, and the PD (power down) bit is cleared in the STATUS register.
There are three different ways to exit from the power down mode:

1. A timer overflow signal from the Watchdog Timer (WDT).
2. A valid transition on any of the Multi-Input Wakeup pins (Port B pins).
3. An external reset input on the $\overline{M C L R}$ pin.

The states of registers (upon wakeup) are described in Section 14.0.
To achieve the lowest possible power consumption, the Watchdog Timer should be disabled (the sleep clock should be disabled) and the device should exit the power down mode through the (Multi-Input Wakeup) MIWU pins or an external reset. In addition, the SLEEPCLOCK should be disabled during the power down mode.
Bit 11 of the FUSEX can be used to enable (clear bit to 0 ) the clock operation during the power down mode (to
allow fast clock start-up upon exiting the power down mode).

### 6.1 Multi-Input Wakeup

Multi-Input Wakeup is one way of causing the device to exit the power down mode. Port B is used to support this feature. The WKEN_B register (Wakeup Enable Register) allows any Port $\bar{B}$ pin or combination of pins to cause the wakeup. Clearing a bit in the WKEN_B register enables the wakeup on the corresponding Port B pin. If multi-input wakeup is selected to cause a wakeup, the trigger condition on the selected pin can be either rising edge (low to high) or falling edge (high to low). The WKED_B register (Wakeup Edge Select) selects the desired transition edge. Setting a bit in the WKED_B register selects the falling edge on the corresponding Port B. Resetting the bit selects the rising edge. The WKEN_B and WKED_B registers are set to FFh upon reset.
Once a valid transition occurs on the selected pin, the WKPND_B register (Wakeup Pending Register) latches the transition in the corresponding bit position. A logic ' 1 ' indicates the occurrence of the selected trigger edge on the corresponding Port B pin. The WKPND_B comes up with undefined value upon reset. The user program must clear the WKPND_B register prior to enabling the interrupt.
Upon exiting the power down mode, the Multi-Input Wakeup logic causes program counter to branch to the maximum program memory address (same as reset).
Figure6-1 shows the Multi-Input Wakeup block diagram.


Figure 6-1. Multi-Input Wakeup Block Diagram

### 6.2 Port B MIWU/Interrupt Configuration

The WKPND_B register comes up with a random value upon reset. The user program must clear the register prior to enabling the wake-up condition or interrupts. The proper initialization sequence is:

1. Select the desired edge (through WKED_B register).
2. Clear the WKPND_B register.
3. Enable the Wakeup condition (through WKEN_B register).
Below is an example of how to read the WKPND_B register to determine which Port B pin caused the wakeup or interrupt, and to clear the WKPND_B register:
```
mov W, #$19 ; prepare to exchange WKPND_B
    ;with W (can also use $09)
mov M, W
clr W
mov !RB,W ;W contains WKPND_B
    ; contents of W exchanged
    ; with contents of WKPND_B
```

The final "mov" instruction in this example performs an exchange of data between the working register (W) and the WKPND_B register. This exchange occurs only with accesses to the WKPND_B and CMP_B registers. Otherwise, the "mov" instruction does not perform an exchange, but only moves data from the source to the destination.

Here is an example of a program segment that configures the RB0, RB1, and RB2 pins to operate as MultiInput Wakeup/Interrupt pins, sensitive to falling edges:

```
mov W,#$1F ;prepare to write port data
mov M,W ; direction registers
mov W,#$07 ;load W with the value 07h
mov !RB,W ; configure RBO-RB2 to be inputs
mov W,#$1A ; prepare to write WKED_B
mov M,W ; (edge) register
mov W,#$07 ;load W with the value 07h
mov !RB,W ;configure RB0-RB2 to sense
    ;falling edges
mov W,#$19 ;prepare to access WKPND_B
mov M,W ; (pending) register
mov W,#$00 ; clear W
mov !RB,W ; clear all wakeup pending flags
mov W,#$1B ; prepare to write WKEN_B (enable)
mov M,W ;register
mov W,#$F8 ;load W with the value F8h
mov !RB,W ; enable RB0-RB2 to operate as
    ;wakeup inputs
```

To prevent false interrupts, the enabling step (clearing bits in WKEN_B) should be done as the last step in a sequence of Port $B$ configuration steps.
After this program segment is executed, the device can receive interrupts on the RB0, RB1, and RB2 pins. If the device is put into the power down mode (by executing a SLEEP instruction), the device can then receive wakeup signals on those same pins.

### 7.0 INTERRUPT SUPPORT

The device supports both internal and external maskable interrupts. The internal interrupt is generated as a result of the RTCC rolling over from FFh to 00 h . This interrupt source has an associated enable bit located in the OPTION register and pending flag bit in the Timer T1 Control B register. In addition, timers T1 and T2 each have three interrupt sources associated with counter overflow, compare match, and input capture.
Port B provides the source for eight external software selectable, edge sensitive interrupts, when the device is not in the power down mode. These interrupt sources share logic with the Multi-Input Wakeup circuitry. The WKEN_B register allows interrupt from Port B to be individually enabled or disabled. Clearing a bit in the

WKEN_B register enables the interrupt on the corresponding Port B pin. The WKED_B selects the transition edge to be either positive or negative. The WKEN_B and WKED_B registers are set to FFh upon reset. Setting a bit in the WKED_B register selects the falling edge while clearing the bit selects the rising edge on the corresponding Port B pin.
The WKPND_B register serves as the external interrupt pending register.
The WKPND_B register comes up with a random value upon reset. The user program must clear the WKPND_B register prior to enabling the interrupt.


Figure 7-1. Interrupt Structure

All interrupts are global in nature; that is, no interrupt has priority over another. Interrupts are handled sequentially. Figure7-2 shows the interrupt processing sequence. Once an interrupt is acknowledged, all subsequent interrupts are disabled until return from servicing the current interrupt. The PC is pushed onto the single level interrupt stack, and the contents of the FSR, STATUS, MODE, and W registers are saved in their corresponding shadow registers. The status bits PA2, PA1, and PA0 are cleared after STATUS has been saved in its shadow register. The interrupt logic has its own single-level stack and is not part of the CALL subroutine stack. The vector for the interrupt service routine is address 0 .
Once in the interrupt service routine, the user program must poll all interrupt pending bits to determine the source of the interrupt. The interrupt service routine should clear the corresponding interrupt pending flag.
Normally it is a requirement for the user program to process every interrupt without missing any. To ensure this, the longest path through the interrupt routine must take less time than the shortest possible delay between interrupts.

Using more than one interrupt, such as multiple external interrupts or both RTCC and external interrupts, can result in missed or, at best, jittery interrupt handling should one occur during the processing of another. When handling external interrupts, the interrupt routine should clear at least one pending register bit. The bit that is cleared should represent the interrupt being handled in order for the next interrupt to trigger.
Upon return from the interrupt service routine, the contents of PC, FSR, STATUS, MODE, and W registers are restored from their corresponding shadow registers. The interrupt service routine should end with instructions such as RETI or RETIW. RETI pops the interrupt stack and the special shadow registers used for storing W, STATUS, MODE, and FSR (preserved during interrupt handling). RETIW behaves like RETI but also adds W to RTCC. The interrupt return instruction enables the global interrupts.
If a MIWU interrupt occurs during a pre-existing interrupt service routine, the MIWU interrupt flag is set immediately, and the MIWU interrupt is serviced upon completion of the pre-existing interrupt service routine.


Note:The interrupt logic has its own single-level stack and is not part of the CALL subroutine stack.

Figure 7-2. Interrupt Processing

### 8.0 OSCILLATOR CIRCUITS

The device supports several user-selectable oscillator modes. The oscillator modes are selected by programming the appropriate values into the FUSE Word register. These are the different oscillator modes offered:

```
LP:Low Power Crystal
XT: Crystal/Resonator
HS: High Speed Crystal/Resona-
    tor/Clock Oscillator
RC: External Resistor/Capacitor
    Internal Resistor/Capacitor
```


### 8.1 XT, LP or HS modes

In XT, LP or HS modes, you can use either an external crystal/resonator network or an external clock signal as the device clock.
To use an external crystal/resonator network, you connect a crystal or ceramic resonator to the OSC1/CLKIN and OSC2/CLKOUT pins according to the circuit configuration shown in Figure8-1. A parallel resonant funda-
mental crystal type is recommended. Use of a series resonant crystal may result in a frequency that is outside the crystal manufacturer specifications. For operating frequencies above 50 MHz , HS3 setting must be selected (FOSC2:FOSC0 should contain 110) and external clock oscillators must be used. In addition, the bit 4 (XTLBUF_EN) of the FUSE Word register must be initialed to 0 . In such cases, the clock oscillator output can be directly connected to the OSC1 pin and the OSC2 pin should be left open. Table $8-1$ shows the external component values associated with a crystal-based oscillator (internal feedback resistor is disable through bit 6 of the FUSE Word register - $\overline{\mathrm{IFBD}}=0$ ).
If the XT , LP, or HS mode is selected, the OSC1/CLKIN pin can be driven by an external clock source rather than a resonator network, as long as the clock signal meets the specified duty cycle, rise and fall times, and input levels (Figure8-2). In this case, the OSC2/CLKOUT pin should be left open.

Table 8-1. External Component Selection for Crystal Oscillator (Vdd = 5.0V)

| FOSC2:FOSC0 | Crystal <br> Frequency | Setting <br> Symbol | C1 (pF) | C2 (pF) | $\mathbf{R}_{\mathbf{F}(\mathbf{M})}$ | Rs (Ohm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 011 | 4 MHz | XT2 | 33 | 56 | 1 | 0 |
| 011 | 8 MHz | XT2 | 22 | 56 | 1 | 0 |
| 100 | 20 MHz | HS1 | 22 | 33 | 1 | 0 |
| 101 | 32 MHz | HS2 | 15 | 47 | 1 | 0 |
| 101 | 50 MHz | HS2 | 15 | 33 | 1 | 0 |



Figure 8-2. External Clock Input Operation (HS, XT or LP OSC Configuration)

Figure 8-1. Crystal Operation (or Ceramic Resonator)
(HS, XT or LP OSC Configuration)

### 8.2 External RC Mode

The external RC oscillator mode provides a cost-effective approach for applications that do not require a precise operating frequency. In this mode, the RC oscillator frequency is a function of the supply voltage, the resistor ( R ) and capacitor (C) values, and the operating temperature. In addition, the oscillator frequency will vary from unit to unit due to normal manufacturing process variations. Furthermore, the difference in lead frame capacitance between package types also affects the oscillation frequency, especially for low $C$ values. The external $R$ and C component tolerances contribute to oscillator frequency variation as well.
Figure8-3 shows the external RC connection diagram. The recommended $R$ value is from $3 k \Omega$ to $100 k \Omega$. For $R$ values below $2.2 \mathrm{k} \Omega$, the oscillator may become unstable, or may stop completely. For very high $R$ values (such as $1 \mathrm{M} \Omega$ ), the oscillator becomes sensitive to noise, humidity, and leakage.
Although the oscillator will operate with no external capacitor ( $\mathrm{C}=0 \mathrm{pF}$ ), it is recommended that you use values above 20 pF for noise immunity and stability. With no or small external capacitance, the oscillation frequency can vary significantly due to variation in PCB trace or package lead frame capacitances.

### 8.3 Internal RC Mode

The internal RC mode uses an internal oscillator, so the device does not need any external components. At 4 MHz , the internal oscillator provides typically $+/-8 \%$ accuracy over the allowed temperature range. The internal clock frequency can be divided down to provide one of eight lower-frequency choices by selecting the desired value in the FUSE Word register. The frequency range is from 31.25 kHz to 4 MHz . The default operating frequency of the internal RC oscillator may not be 4 MHz . This is due to the fact that the SX device requires trimming to obtain 4 MHz operation. The parts shipped out of the factory are not trimmed. The device relies on the programming tool provided by the third party vendors to support trimming. During internal RC mode, OSC1 is high impedance and OSC2 pulled low.


Figure 8-3. RC Oscillator Mode

### 9.0 REAL TIME CLOCK/COUNTER (RTCC)/WATCHDOG TIMER

The device contains an 8-bit Real Time Clock/Counter (RTCC) and an 8 -bit Watchdog Timer (WDT). An 8 -bit programmable prescaler extends the RTCC to 16 bits. If the prescaler is not used for the RTCC, it can serve as a postscaler for the Watchdog Timer. Figure9-1 shows the RTCC and WDT block diagram.

### 9.1 RTCC

RTCC is an 8-bit real-time timer that is incremented once by the internal instruction cycle clock or from a transition on the RTCC pin. The on-board prescaler can be used to extend the RTCC counter to 16 bits.
To select the internal clock source, bit 5 of the OPTION register should be cleared. In this mode, RTCC is incremented at each instruction cycle unless the prescaler is selected to increment the counter.
To select the external clock source, bit 5 of the OPTION register must be set. In this mode, the RTCC pin is sampled on each rising edge of the OSC1 pin (the signal frequency at the RTTC pin must be less half the frequency on OSC1). By using bit 4 of the OPTION register, the transition can be programmed to be either a falling edge or rising edge. Setting the control bit selects the falling edge to increment the counter. Clearing the bit selects the rising edge.
The RTCC generates an interrupt (if enabled) as a result of an RTCC rollover from FFh to 00 h . Bit 7 of the Timer T1 Control B register is an interrupt pending flag (RTCCOV) associated with this event. The program should read this flag to determine any rollover occurrence. Writing to the RTCC also clears the prescaler if it is assigned to the RTCC (bit 3 at OPTION register is cleared).Using the "TEST fr" with RTCC (with fr being the RTCC and RTCC clock internally or externally) will not allow the RTCC to increment. The workaround is to use the "MOV W, RTCC" instruction instead.

### 9.2 Watchdog Timer

The watchdog logic consists of a Watchdog Timer which shares the same 8 -bit programmable prescaler with the RTCC. The prescaler actually serves as a postscaler if used in conjunction with the WDT, in contrast to its use as a prescaler with the RTCC. The WDT is clocked by it's own internal RC oscillator.
The Watchdog oscillator has a nominal operating frequency of 16 kHz , or a period of 62.5 microseconds. At this rate, the 8 -bit counter counts from 00 h to FFh in 16 milliseconds. In the default configuration (prescaler assigned to WDT, with divide rate set to $1: 128$ ), the application program needs to execute a "CLR !WDT" instruction at least once every 2 seconds to prevent a Watchdog reset (if the WDTE bit in the FUSE register is set to 1).

### 9.3 The Prescaler

The 8-bit prescaler may be assigned to either the RTCC or the WDT through the PSA bit (bit 3 of the OPTION register). Setting the PSA bit assigns the prescaler to the WDT. If assigned to the WDT, the WDT clocks the prescaler and the prescaler divide rate is selected by the PS0, PS1, and PS2 bits located in the OPTION register. Clearing the PSA bit assigns the prescaler to the RTCC. Once assigned to the RTCC, the prescaler clocks the RTCC and the divide rate is selected by the PS0, PS1, and PS2 bits in the OPTION register. The prescaler is not mapped into the data memory, so run-time access is not possible.
The prescaler cannot be assigned to both the RTCC and WDT simultaneously.


Figure 9-1. RTCC and WDT Block Diagram

### 10.0 MULTI-FUNCTION TIMERS

The device contains two independent 16-bit multi-function timers, designated T1 and T2. These versatile, programmable timers reduce the software burden on the CPU in real-time control applications such as PWM generation, motor control, triac control, variable-brightness display control, sine wave generation, and data acquisition.
Each timer consists of a 16-bit counter register supported by a dedicated 16-bit capture register and two 16-bit comparison registers. The second compare register can also serve as capture register. Each timer uses up to four I/O pins: one clocking input, two capture inputs, and one timer output. The timer I/O pins are alternate functions of Port B pins for timer T1 and Port C pins for Timer T2.
Figure10-1 is a block diagram showing the registers and I/O pins of one timer. The 16-bit free-running timer/counter register is initialized to 0000h upon reset and counts upward continuously. It is clocked either by an external signal provided on an I/O pin or by the onchip system clock divided by a 3-bit divide-by factor.


Figure 10-1. Multi-Function Timer Block Diagram

The CPU can access the Compare and Capture registers by using the "mov !RB,W" instruction for T1 or the "mov !RC,W" instruction for T2. The other timer registers are not directly accessible.
You can configure the timer to generate an interrupt upon overflow from FFFFh to 0000 h , upon a match between the counter value and a programmed comparison value, or upon the occurrence of a valid capture signal on either of two capture inputs.
The timers can be cleared to 0000h by writing to the registers accessed via MODE address \$10. Clearing the timer forces it to begin compare with R1.
The MODE register controls access to the timer registers. Because the MODE register is not memory mapped, it is accessed by the following special purpose insteructions:

- mov M, \#lit (move literal to lower 4-bits of MODE register)
- mov M,W (move W to lower 5-bits of MODE register)
- mov W,M (move MODE register to W)

The value contained in the MODE register determines which timer register is accessed by the "mov !rx,W" instruction as indicated in Table10-1.

### 10.1 Timer Registers

Each timer consists of several registers.
Timer T1 registers:
T1CPL - Lower byte of Timer T1 capture register
T1CPH - Higher byte of Timer T1 capture register
T1R1CML - Lower byte of Timer T1 compare register 1
T1R1CMH - Higher byte of Timer T1 compare register 1
T1R2CML - Lower byte of Timer T1 compare register 2
T1R2CMH - Higher byte of Timer T1 compare register 2
T1CNTA - Timer T1 control register A
T1CNTB - Timer T1 control register B

Timer T2 registers:
T2CPL - Lower byte of Timer T2 capture register
T2CPH - Higher byte of Timer T2 capture register T2R1CML - Lower byte of Timer T2 compare register 1 T2R1CMH - Higher byte of Timer T2 compare register 1
T2R2CML - Lower byte of Timer T2 compare register 2
T2R2CMH - Higher byte of Timer T2 compare register 2
T2CNTA - Timer T1 control register A
T2CNTB - Timer T1 control register B

Table 10-1. Mode Register Settings for T1/T2 Registers

| MODE Reg. | mov !RB,W | mov !RC,W |
| :---: | :--- | :--- |
| 00 h | Read T1CPL | Read T2CPL |
| 01 h | Read T1CPH | Read T2CPH |
| 02 h | Read T1R2CML | Read T2R2CML |
| 03 h | Read T1R2CMH | Read T2R2CMH |
| 04 h | Read T1R1CML | Read T2R1CML |
| 05 h | Read T1R1CMH | Read T2R1CMH |
| 06 h | Read T1CNTB | Read T2CNTB |
| 07 h | Read T1CNTA | Read T2CNTA |
| 12h | Write T1R2CML | Write T2R2CML |
| 13 h | Write T1R2CMH | Write T2R2CMH |
| 14 h | Write T1R1CML | Write T2R1CML |
| 15h | Write T1R1CMH | Write T2R1CMH |
| 16 h | Write T1CNTB | Write T2CNTB |
| 17h | Write T1CNTA | Write T2CNTA |

### 10.2 Timer Operating Modes

Each timer can be configured to operate in one of the following modes:

- Pulse Width Modulation (PWM) mode
- Software Timer mode
- External Event mode
- Capture/Compare mode


### 10.2.1 PWM Mode

In the Pulse Width Modulation (PWM) mode, the timer generates an output signal having a programmable frequency and duty cycle. To use this mode, you load two 16 -bit comparison registers, R1 and R2, with the number of timer clock cycles that you want the output signal to be high and low. The contents of R1 define the PWM low time while the contents of R2 define the PWM high time.
After the "Clear Timer" command is initiated through the MODE register, the timer starts from zero and counts up until it reaches the value in R1. At that point, it generates an interrupt (if enabled), toggles the output signal to a logic high level, and starts counting from zero again. The second time, it counts up until it reaches the value in R2. At that point, it again generates an interrupt (if enabled), toggles the output signal to a logic low level, and starts counting from zero again. This process is repeated continuously, alternating between R1 and R2 to obtain the value at which to toggle the output signal and return the counter to zero. The values of R1 and R2 establish the duty cycle and frequency of the output signal. If R1 and R2 contain the same value, the resulting output signal is a square wave. If R1 is changed to a value less than the timer count while the timer is counting to match R1, the timer will continue to count through FFFFh, and back up to the R1 value, while the output is low. Same is true for R2, except the output signal will be high.
Upon reset, the timer/counter is initialized to 0000.
In the PWM mode, the timer is clocked by the on-chip system clock divided by an 8 -bit prescaler value. The
divide-by factor can be set to any power-of-2 from 1 to 256. Thus, the period of the timer clock can be set from 1 to 256 times the system clock period.
Upon entering the PWM mode, the internally generated PWM signal is connected to the designated PWM output pin. The PWM mode bypasses the port data register (does not affect the contents of the data register). For the PWM output signal to appear on the pin (RB6 for T1, RC2 for T2), the corresponding port pin direction register must be configured for output.

### 10.2.2 Software Timer Mode

The Software Timer mode is the same as the PWM mode, except that the timer does not toggle the output signal. Instead, the application program takes action in response to the internally generated PWM signal upon each match between the counter and the contents of the active comparison value in either R1 or R2. The software can determine the cause of each interrupt by checking the timer interrupt pending flags. There are different flag bits associated with each type of event (R1 match, R2 match, and overflow).

### 10.2.3 External Event Mode

The External Event mode is the same as the PWM mode, except that the counter register is clocked by an external signal provided on an input pin (RB7 for T1 and RC3 for T2) rather than by the system clock. This mode can be used to count the occurrences of external events. The input pin can be configured to sense either rising or falling edges.

### 10.2.4 Capture/Compare Mode

In the Capture/Compare mode, the counter counts upward continuously without interruption. A valid transition received on either of two input pins causes the current value of the counter to be captured in an associated capture register. This capture feature can be used to keep track of the elapsed time between successive external events. In addition, the timer continuously compares the counter value against the value programmed into the R1 register. Each time a match occurs, it toggles the timer output pin, generates an interrupt (if enabled) and sets an associated interrupt pending flag. The timer continues to count upward after a match occurs (unlike the PWM mode, which resets the counter to zero when a match occurs).
In the Capture/Compare mode, the timer is clocked by the on-chip system clock divided by a value defined by a 3-bit divide-by factor. The divide-by factor can be set to any power-of-2 from 1 to 128.
The two input capture pins are designated Capture 1 and Capture 2. They can be configured to sense either rising or falling edges. The Capture 1 pin captures the counter value in a dedicated 16-bit capture register, a read-only register. The Capture 2 pin captures the counter value in the R2 register. The occurrence of a capture event also generates an interrupt (if enabled) and sets an associated interrupt pending flag.
Overflow of the counter from FFFFh to 0000h also generates an interrupt (if enabled) and sets an associated interrupt pending flag. Because the counter is free-running, an overflow can occur at any time. In cases where the time between successive capture events might exceed 65,536 counts of the timer, the software should keep track of the number of overflows between succes-
sive events in order to determine the true amount of time between such events.

### 10.3 Timer Pin Assignments

The following table lists the I/O port pins associated with the Timer T1 and Timer T2 I/O functions.

Table10-2. Timer T1/T2 Pin Assignments

| I/O Pin | Timer T1/T2 Function |
| :---: | :--- |
| RB4 | Timer T1 Capture Input 1 |
| RB5 | Timer T1 Capture Input 2 |
| RB6 | Timer T1 PWM/Compare Output |
| RB7 | Timer T1 External Event Clock Source |
| RC0 | Timer T2 Capture Input 1 |
| RC1 | Timer T2 Capture Input 2 |
| RC2 | Timer T2 PWM/Compare Output |
| RC3 | Timer T2 External Event Clock Source |

### 10.4 Timer Control Registers

There are two 8-bit control registers associated with each timer, called the Control A and Control B registers. The Control A register contains the interrupt enable bits and interrupt flag bits associated with the timer. (Interrupts are caused by comparison, capture, and overflow events.) The Control $B$ register contains bits for setting the timer operating mode, the clock prescaler divide-by factor, and the input signal edge sensitivity. Each Control B register also contains one device configuration bit not related to operation of the multi-function timers.
The register formats are shown in the following diagrams.

Timer T1 Control A Register (T1CNTA)

| T1CPF2 | T1CPF1 | T1CPIE | T1CMF2 | T1CMF1 | T1CMIE | T1OVF | T1OVIE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |

T1CPF2 Timer T1 Capture Flag 2. In Capture/Compare mode, this flag is automatically set to 1 when a capture event occurs on the Capture 2 pin of Timer T1 (pin RB5). It stays set until cleared by the software.
T1CPF1 Timer T1 Capture Flag 1. In Capture/Compare mode, this flag is automatically set to 1 when a capture event occurs on the Capture 1 pin of Timer T1 (pin RB4). It stays set until cleared by the software.
T1CPIE $\quad$ Timer T1 Capture Interrupt Enable. Set this bit to 1 to enable capture interrupts for Timer T1 in Capture/Compare mode. In that case, an interrupt will occur each time a valid edge is received on the Capture 1 or Capture 2 pin of Timer T1. Clear this bit to 0 to disable capture interrupts.
T1CMF2 Timer T1 Comparison Flag 2. This flag is automatically set to 1 when the contents of the timer counter match the contents of R2, when R2 is the active comparison register. The flag stays set until it is cleared by the software.
T1CMF1 Timer T1 Comparison Flag 1. This flag is automatically set to 1 when the contents of the timer counter match the contents of R1, when R1 is the active comparison register. The flag stays set until it is cleared by the software.
T1CMIE Timer T1 Comparison Interrupt Enable. Set this bit to 1 to enable comparison interrupts for Timer T1. In that case, an interrupt will occur each time the contents of the timer counter match the contents of the active comparison register (R1 or R2) of Timer T1. Clear this bit to 0 to disable comparison interrupts.
T1OVF Timer T1 Overflow Flag. This flag is automatically set to 1 when the timer counter overflows from FFFFh to 0000h. The flag stays set until it is cleared by the software.
T1OVIE Timer T1 Overflow Interrupt Enable. Set this bit to 1 to enable overflow interrupts for Timer T1. In that case, an interrupt will occur each time Timer T1 overflows. Clear this bit to 0 to disable overflow interrupts.

Timer T1 Control B Register (T1CNTB)

| RTCCOV | T1CPEDG | T1EXEDG | T1PS2-T1PS0 |  |  |  |  | T1MC1-T1MC0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ |  |  |

RTCCOV RTCC Overflow Flag. This flag is automatically set to 1 when the Real-Time Clock/Counter (RTCC) overflows from FFh to 00 h . This flag stays set until it is cleared by the software. Note that this flag is not related to multi-function timers T1 and T2.
T1CPEDG Timer T1 Capture Edge. This bit sets the edge sensitivity of the Timer T1 input capture pins, Capture 1 and Capture 2 (RB4 and RB5). Set this bit to 1 to sense positive-going (low-to-high) edges. Clear this bit to 0 to sense negative-going (high-to-low) edges.
T1EXEDG Timer T1 External Event Clock Edge. This bit sets the edge sensitivity of the Timer T1 input used to count external events (RB7). Set this bit to 1 to sense positive-going (low-to-high) edges. Clear this bit to 0 to sense negative-going (high-to-low) edges.
T1PS2- Timer T1 Prescaler Divider field. This 3-bit field specifies the divide-by factor for generating the timer T1PS0 clock from the on-chip system clock:
$000=$ divide by 1
$001=$ divide by 2
$010=$ divide by 4
$011=$ divide by 8
$100=$ divide by 16
101= divide by 32
$110=$ divide by 64
111 = divide by 128
For example, setting this field to 010 sets the divide-by factor to 4 , which means that the T1 counter register is incremented once every four system clock cycles.
T1MC1- Timer T1 Mode Control field. This 2-bit field specifies the Timer T1 operating mode as follows:
T1MC0 $00=$ Software Timer mode
$01=$ PWM mode
$10=$ Capture/Compare mode
11 = External Event mode

## Timer T2 Control A Register (T2CNTA)

| T2CPF2 | T2CPF1 | T2CPIE | T2CMF2 | T2CMF1 | T2CMIE | T2OVF | T2OVIE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |

T2CPF2 Timer T2 Capture Flag 2. In Capture/Compare mode, this flag is automatically set to 1 when a capture event occurs on the Capture 2 pin of Timer T2 (pin RC1). It stays set until cleared by the software.
T2CPF1 Timer T2 Capture Flag 1. In Capture/Compare mode, this flag is automatically set to 1 when a capture event occurs on the Capture 1 pin of Timer T2 (pin RC1). It stays set until cleared by the software.
T2CPIE $\quad$ Timer T2 Capture Interrupt Enable. Set this bit to 1 to enable capture interrupts for Timer T2 in Capture/Compare mode. In that case, an interrupt will occur each time a valid edge is received on the Capture 1 or Capture 2 pin of Timer T2. Clear this bit to 0 to disable capture interrupts.
T2CMF2 Timer T2 Comparison Flag 2. This flag is automatically set to 1 when the contents of the timer counter match the contents of R2, when R2 is the active comparison register. The flag stays set until it is cleared by the software.
T2CMF1 Timer T2 Comparison Flag 1. This flag is automatically set to 1 when the contents of the timer counter match the contents of R1, when R1 is the active comparison register. The flag stays set until it is cleared by the software.
T2CMIE Timer T2 Comparison Interrupt Enable. Set this bit to 1 to enable comparison interrupts for Timer T2. In that case, an interrupt will occur each time the contents of the timer counter match the contents of the active comparison register (R1 or R2) of Timer T2. Clear this bit to 0 to disable comparison interrupts.
T2OVF Timer T2 Overflow Flag. This flag is automatically set to 1 when the timer counter overflows from FFFFh to 0000h. The flag stays set until it is cleared by the software.
T2OVIE Timer T2 Overflow Interrupt Enable. Set this bit to 1 to enable overflow interrupts for Timer T2. In that case, an interrupt will occur each time Timer T2 overflows. Clear this bit to 0 to disable overflow interrupts.

Timer T2 Control B Register (T2CNTB)

| PORTRD | T2CPEDG | T2EXEDG | T2PS2-T2PS0 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ |

PORTRD Port Read mode. This bit determines how the device reads data from its I/O ports (Port A through Port E). Clear this bit to 0 to have the device read data from the port I/O pins directly. Set this bit to 1 to have the device read data from the port data registers. Under normal (output mode) conditions, it should not matter which method you use to read the port data. However, if a port pin is configured as an output and an external circuit forces the pin to the wrong value, the value read from the port will depend on the reading mode used. Note that this control bit is not related to multi-function timers T1 and T2.
T2CPEDG Timer T2 Capture Edge. This bit sets the edge sensitivity of the Timer T2 input capture pins, Capture 1 and Capture 2 (RC0 and RC1). Set this bit to 1 to sense positive-going (low-to-high) edges. Clear this bit to 0 to sense negative-going (high-to-low) edges.
T2EXEDG Timer T2 External Event Clock Edge. This bit sets the edge sensitivity of the Timer T2 input used to count external events (RC3). Set this bit to 1 to sense positive-going (low-to-high) edges. Clear this bit to 0 to sense negative-going (high-to-low) edges.
T2PS2- Timer T2 Prescaler Divider field. This 3-bit field specifies the divide-by factor for generating the timer T2PS0 clock from the on-chip system clock:
$000=$ divide by 1
$001=$ divide by 2
$010=$ divide by 4
011 = divide by 8
$100=$ divide by 16
$101=$ divide by 32
$110=$ divide by 64
111 = divide by 128
For example, setting this field to 010 sets the divide-by factor to 4 , which means that the T2 counter register is incremented once every four system clock cycles.
T2MC1- Timer T2 Mode Control field. This 2-bit field specifies the Timer T1 operating mode as follows:
T2MC0

```
00 = Software Timer mode
01 = PWM mode
10 = Capture/Compare mode
11 = External Event mode
```


### 11.0 COMPARATOR

The device contains an on-chip differential comparator. Ports RB0-RB2 support the comparator. Pins RB1 and RB2 are the comparator negative and positive inputs, respectively, while RBO serves as the comparator output pin. To use these pins in conjunction with the comparator, the user program must configure RB1 and RB2 as inputs and RBO as an output. The CMP_B register is used to enable the comparator, to read the output of the comparator internally, and to enable the output of the comparator to the comparator output pin.
The comparator enable bits are set to " 1 " upon reset, thus disabling the comparator. To avoid drawing additional current during the power down mode, the comparator should be disabled before entering the power down mode. Here is an example of how to set up the comparator and read the CMP_B register.

```
    ;enable RBO as output
mov W,#$18 ; set MODE register to access
mov M,W ;CMP_B
mov W,#$00 ;clear W
mov !RB,W ;enable comparator and its
    ;output
... ;delay after enabling
    ;comparator for response
mov W,#$18 ; set MODE register to access
mov M,W ;CMP_B
mov W,#$00 ;clear W
mov !RB,W ;enable comparator and its
        ; output and also read CMP_B
        ;(exchange W and CMP_B)
and W,#$01 ;set/clear Z flag based on
        ;comparator result
snb $03.2 ;test Z flag in STATUS reg
    ; (0 => RB2<RB1)
jmp rb2_hi ;jump only if RB2>RB1
```

The final "mov" instruction in this example performs an exchange of data between the working register (W) and the CMP_B register. This exchange occurs only with accesses to CMP_B and WKPEND_B. Otherwise, the "mov" instruction does not perform an exchange, but only moves data from the source to the destination.
The following figure shows the format of the CMP_B register.

## CMP_B - Comparator Enable/Status Register

| $\overline{\mathrm{CMP}} \mathrm{EN}$ | $\overline{\mathrm{CMP}} \mathrm{OE}$ | Reserved | CMP_RES |
| :---: | :---: | :---: | :---: |
| Bit 7 | Bit 6 | Bits 5-1 | Bit 0 |

$\overline{\text { CMP_EN }}$ When cleared to 0 , enables the comparator.
$\overline{\text { CMP_OE }}$ When cleared to 0 , enables the comparator output to the RBO pin if RBO is configured as an output.
CMP_RES Comparator result (Read Only): 1 for $R B 2>R B 1$ or 0 for RB2<RB1. Comparator must be enabled (CMP_EN = 0) to read the result. The result can be read whether or not the CMP_OE bit is cleared.


Figure 11-1. Comparator Block Diagram

### 12.0 RESET

Power-On-Reset, Brown-Out reset, watchdog reset, wakeup reset, or external reset initializes the device. Each one of these reset conditions causes the program counter to branch to the top of the program memory (FFFh).
The device incorporates an on-chip Power-On Reset (POR) circuit that generates an internal reset as $\mathrm{V}_{\text {dd }}$ rises during power-up. Figure 12-1 shows the block diagram of the circuit. The circuit contains a 10-bit Delay Reset Timer (DRT) ( 2 bits contained in the FUSEX register) and a reset latch. The DRT controls the reset timeout delay. The reset latch controls the internal reset signal. Upon power-up, the reset latch is set (device held in reset), and the DRT starts counting once it detects a valid logic high signal at the MCLR pin. Once DRT reaches the end of the timeout period (default of 18 msec ), the reset latch is cleared, releasing the device from reset state.


Note:Ripple counter is 10 bits for Power on Reset (POR) only.
Figure 12-1. Block Diagram of On-Chip Reset Circuit
Figure $12-2$ shows a power-up sequence where $\overline{M C L R}$ is not tied to the $V_{\text {dd }}$ pin and $V_{\text {dd }}$ signal is allowed to rise and stabilize before MCLR pin is brought high. The device will actually come out of reset $\mathrm{T}_{\text {drt }} \mathrm{msec}$ after MCLR goes high.
The brown-out circuitry resets the chip when device power ( $\mathrm{V}_{\mathrm{dd}}$ ) dips below its minimum allowed value, but not to zero, and then recovers to the normal value.
Figure 12-3 shows the on-chip Power-On Reset sequence where the MCLR and $\mathrm{V}_{\mathrm{dd}}$ pins are tied together. The $\mathrm{V}_{\mathrm{dd}}$ signal is stable before the DRT timeout period expires. In this case, the device will receive a proper reset. However, Figure 12-4 depicts a situation where $\mathrm{V}_{\mathrm{dd}}$ rises too slowly. In this scenario, the DRT will time-out prior to $\mathrm{V}_{\text {dd }}$ reaching a valid operating voltage level ( $\mathrm{V}_{\mathrm{dd}} \mathrm{min}$ ). This means the device will come out of reset and start operating with the supply voltage not at a valid level. In this situation, it is recommended that you use the external RC circuit. The RC delay should exceed the time period it takes $\mathrm{V}_{\mathrm{dd}}$ to reach a valid operating


Figure 12-2. Time-Out Sequence on Power-Up (MCLR not tied to $\mathrm{V}_{\mathrm{dd}}$ )


Figure 12-3. Time-out Sequence on Power-up (MCLR tied to $\mathrm{V}_{\mathrm{dd}}$ ): Slow Rise Time


Figure 12-4. External Power-On Reset Circuit (For Slow $\mathrm{V}_{\mathrm{dd}}$ Power-up)


Figure 12-5. Time-out Sequence on Power-up (MCLR tied to $\mathrm{V}_{\mathrm{dd}}$ ): Fast $\mathrm{V}_{\mathrm{dd}}$ Rise Time

A 2-bit field in the FUSEX register can be used to specify the Delay Reset Timer (DRT) timeout period that results in an automatic wake-up from the power down mode.
$10=0.25 \mathrm{msec}$
$11=18 \mathrm{msec}$ (default)
$00=60 \mathrm{msec}$
$01=1 \mathrm{sec}$
For fast start-up from the power down mode, clear the SLEEPCLK bit and set the WDRT1:WDRT0 field to 00.
This will keep the clock operating during the power down mode and allow a minimum start-up delay.
Note 1: The external Power-On Reset circuit is required only if $\mathrm{V}_{\text {dd }}$ power-up is too slow. The diode $D$ helps discharge the capacitor quickly when $\mathrm{V}_{\mathrm{dd}}$ powers down and comes back within a short period of time.

Note 2: $R<40 \mathrm{k} \Omega$ is recommended to make sure that voltage drop across $R$ does not violate the device electrical specifications.
$R 1=100 \Omega$ to $1 \mathrm{k} \Omega$ will limit any current flowing into $\overline{\mathrm{MCLR}}$ from external capacitor C. This helps prevent MCLR pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

### 13.0 BROWN-OUT DETECTOR

The on-chip brown-out detection circuitry resets the device when $V_{d d}$ dips below the specified brown-out voltage. The device is held in reset as long as $\mathrm{V}_{\mathrm{dd}}$ stays below the brown-out voltage. The device will come out of reset when $\mathrm{V}_{\mathrm{dd}}$ rises above the brown-out voltage. The brown-out level can be set to $2.2 \mathrm{~V}, 2.4 \mathrm{~V}$, OR 4.1 V levels through BOR1:BOR0 bits in the FUSEX register.

### 14.0 REGISTER STATES UPON DIFFERENT RESET CONDITIONS

The effect of different reset operations on a register depends on the register and the type of reset operation. Some registers are initialized to specific values, some are left unchanged, some are undefined, and some are initialized to an unknown value.

A register that starts with an unknown value should be initialized by the software to a known value; you cannot simply test the initial state and rely on it starting in that state consistently. Table14-1 lists the SX registers and shows the state of each register upon reset, with a different column for each type of reset.

Table 14-1. Register States Upon Different Resets

| Register | Power-On | Wakeup | Brown-out | Watchdog Timeout | MCLR |
| :---: | :---: | :---: | :---: | :---: | :---: |
| W | Undefined | Unchanged | Undefined | Unchanged | Unchanged |
| OPTION | FFh | FFh | FFh | FFh | FFh |
| MODE (Note 3) | 1Fh | 1Fh | 1Fh | 1Fh | 1Fh |
| RTCC (01h) | Undefined | Unchanged | Undefined | Unchanged | Unchanged |
| PC (02h) | FFh | FFh | FFh | FFh | FFh |
| STATUS (03h) (Note 3) | Bits 0-2: Undefined <br> Bits 3-4: 11 <br> Bits 5-7: 000 | Bits 0-2: Unchanged Bits 3-4: Unch. Bits 5-7: 000 | Bits 0-4: Undefined <br> Bits 5-7: 000 | Bits 0-2: Unchanged <br> Bits 3-4: (Note 1) <br> Bits 5-7: 000 | Bits 0-2: Unchanged Bits 3-4: (Note 2) Bits 5-7:000 |
| FSR (04h) | Undefined | Bits 0-6: Unchanged Bit 7: 1 | Bits 0-6: Undefined <br> Bit 7: 1 | Bits 0-6: Unchanged Bit 7: 1 | Bits 0-6: Unchanged Bit 7: 1 |
| RA through RE Direction | FFh | FFh | FFh | FFh | FFh |
| RA through RE Data | Undefined | Unchanged | Undefined | Unchanged | Unchanged |
| Other File Registers SRAM | Undefined | Unchanged | Undefined | Unchanged | Unchanged |
| CMP_B | Bits 0, 6-7: 1 Bits 1-5: Undefined | Bits 0, 6-7: 1 <br> Bits 1-5: Undefined | Bits 0, 6-7: 1 Bits 1-5: Undefined | Bits 0, 6-7: 1 <br> Bits 1-5: Undefined | Bits 0, 6-7: 1 <br> Bits 1-5: Undefined |
| WKPND_B | Undefined | Unchanged | Undefined | Unchanged | Unchanged |
| WKED_B | FFh | FFh | FFh | FFh | FFh |
| WKEN_B | FFh | FFh | FFh | FFh | FFh |
| ST_B through ST_E | FFh | FFh | FFh | FFh | FFh |
| LVL_A through LVL_E | FFh | FFh | FFh | FFh | FFh |
| PLP_A through PLP_E | FFh | FFh | FFh | FFh | FFh |
| Watchdog Counter | Undefined | Unchanged | Undefined | Unchanged | Unchanged |
| Timers T1 and T2 FreeRunning Timer/Counter | 0001 | 0001 | 0001 | 0001 | 0001 |
| Timers T1 and T2 Compare/Capture Registers | 0000 | 0000 | 0000 | 0000 | 0000 |
| Timers T1 and T2 Control Registers (Note 3) | 00 | 00 | 00 | 00 | 00 |
| NOTE: 1. Watchdog re <br> Watchdog res <br> NOTE: 2. External rese <br> External rese <br> Note:. 3. MODE, STATUS,  | et during power t during Active $m$ during power do during Active mo and Timer registe | n mode: 00 (bits TO, e: 01 (bits TO, PD) <br> mode: 10 (bits TO, P Unchanged (bits TO are not initialized prop | PD) <br> D) <br> PD) <br> erly by the deve | ent system in Debug | mode. |

### 15.0 INSTRUCTION SET

As mentioned earlier, the SX family of devices uses a modified Harvard architecture with memory-mapped input/output. The device also has a RISC type architecture in that there are 43 single-word basic instructions. The instruction set contains byte-oriented file register, bitoriented file register, and literal/control instructions.
Working register W is one of the CPU registers, which serves as a pseudo accumulator. It is a pseudo accumulator in a sense that it holds the second operand, receives the literal in the immediate type instructions, and also can be program-selected as the destination register. The bank of 31 file registers can also serve as the primary accumulators, but they represent the first operand and may be program-selected as the destination registers.

### 15.1 Instruction Set Features

1. All single-word (12-bit) instructions for compact code efficiency.
2. All instructions are single cycle except the jump type instructions (JMP, CALL) and failed test instructions (DECSZ fr, INCSZ fr, SB bit, SNB bit), which are twocycle.
3. A set of file registers can be addressed directly or indirectly, and serve as accumulators to provide first operand; W register provides the second operand.
4. Many instructions include a destination bit which selects either the register file or the accumulator as the destination for the result.
5. Bit manipulation instructions (Set, Clear, Test and Skip if Set, Test and Skip if Clear).
6. STATUS Word register memory-mapped as a register file, allowing testing of status bits (carry, digit carry, zero, power down, and timeout).
7. Program Counter (PC) memory-mapped as register file allows W to be used as offset register for indirect addressing of program memory.
8. Indirect addressing data pointer FSR (file select register) memory-mapped as a register file.
9. IREAD instruction allows reading the instruction from the program memory addressed by W and upper four bits of MODE register.
10. Eight-level, 12-bit push/pop hardware stack for subroutine linkage using the Call and Return instructions.
11. Seven addressing mode provide great flexibility.

### 15.2 Instruction Execution

An instruction goes through a four-stage pipeline to be executed (Figure15-1). The first instruction is fetched from the program memory on the first clock cycle. On the second clock cycle, the first instruction is decoded and the second instruction is fetched. On the third clock cycle, the first instruction is executed, the second instruction is decoded, and the third instruction is fetched. On the fourth clock cycle, the first instruction's results are written to its destination, the second instruction is executed, the third instruction is decoded, and the fourth instruction is fetched. Once the pipeline is full, instructions are executed at the rate of one per clock cycle.
Instructions that directly affect the contents of the program counter (such as jumps and calls) require that the pipeline be cleared and subsequently refilled. Therefore, these instructions take more than one clock cycle.
The instruction execution time is derived by dividing the oscillator frequency by one (bit 11 of the FUSE Word register must be initialized to 0 ).


Figure 15-1. Pipeline and Clock Scheme

### 15.3 Addressing Modes

The device support the following addressing modes:

```
Data Direct
Data Indirect
Data Semidirect
Immediate
Program Direct
Program Indirect
Relative
```

Both direct and indirect addressing modes are available. The INDF register, though physically not implemented, is used in conjunction with the indirect data pointer (FSR) to perform indirect addressing. An instruction using INDF as its operand field actually performs the operation on the register pointed by the contents of the FSR. Consequently, processing two multiple-byte operands requires alternate loading of the operand addresses into the FSR pointer as the multiple byte data fields are processed.
Examples:
Direct addressing:

$$
\begin{array}{ll}
\text { mov } & W, \# 1 \\
\text { mov } & R A, W
\end{array} \quad ; \text { move "1" to RA }
$$

Indirect Addressing:

| mov | W,\#RA |  |
| :--- | :--- | :--- |
| mov | FSR,W | ;FSR = address of RA |
| mov | INDF,\#\$01 | ;move " 1 " to RA |

Semidirect Addressing:

| mov | W,\#\$00 |  |
| :--- | :--- | :--- |
| mov | FSR,W | $; F S R=$ bank 0 address |
| inc | $\$ 1 F$ | ;increment file |
|  |  | ;register 0Fh |

### 15.4 The Bank Instruction

Often it is desirable to set the bank select bits of the FSR register in one instruction cycle. The Bank instruction provides this capability. This instruction sets the upper 3 bits 4,5 and 6 of the FSR to point to a specific RAM bank without affecting the lower 4 FSR bits, in preparation for using direct or semidirect addressing. Bit 7 of the FSR register is used to select the lower or upper block of banks.
Example:

| bank | $\$ E 0$ | ; Select Bank E in FSR |
| :--- | :--- | :--- |
| inc | $\$ 1 F$ | ;increment file register |
|  |  | ;EFh using semidirect addressing |

### 15.5 Bit Manipulation

The instruction set contains instructions to set, reset, and test individual bits in data memory. The device is capable of bit addressing anywhere in data memory.

### 15.6 Input/Output Operation

The device contains three registers associated with each I/O port. The first register (Data Direction Register), con-
figures each port pin as a $\mathrm{Hi}-\mathrm{Z}$ input or output. The second register (TTL/CMOS Register), selects the desired input level for the input. The third register (Pull-Up Register), enables a weak pull-up resistor on the pin configured as a input. To read or write these registers, you must first write an appropriate value into the MODE register to select the desired register set, and then use the "mov !rx,W" instruction to read or write the register.

### 15.6.1 Read-Modify-Write Considerations

When two successive instructions are used on the same I/O port (except "mov Rx, W") with a very high clock rate, the "write" part of one instruction might not occur soon enough before the "read" part of the very next instruction, resulting in getting "old" data for the second instruction. To ensure predictable results, avoid using two successive read-modify-write instructions that access the same port data register if the clock rate is high or, insert 3 NOP instructions between the successive read-modify-write instructions (if SYNC bit in the FUSE register is enabled, 5 NOP instructions are required). For operating frequencies of 50 Mhz or lower, if bit 7 of the T2CNTB (PORTRD) is set, the port reads data from the data register instead of port pins. In this case, the NOP instructions are not required.
In the default device configuration, when a read is performed from a port bit position, the operation is actually reading the voltage level on the pin itself, not necessarily the bit value stored in the port data register. This is true whether the pin is configured to operate as an input or an output. Therefore, with the pin configured to operate as an input, the data register contents have no effect on the value that you read. With the pin configured to operate as an output, what is read generally matches what has been written to the register. PORTRD of the T2CNTB register determines how the device reads data from its I/O ports (Port A through Port E). Clear this bit to 0 to have the device read data from the port I/O pins directly. Set this bit to 1 to have the device read data from the port data registers. Under normal output mode conditions, it should not matter which method you use to read the port data. However, if a port pin is configured as an output and an external circuit forces the pin to the opposite value, the value read from the port will depend on the reading mode used. Note that this control bit is not related to multi-function timers T1 and T2.

### 15.7 Increment/Decrement

The current selected bank of 31 registers serves as a set of accumulators. The instruction set contains instructions to increment and decrement the register file. The device also includes both INCSZ fr (increment file register and skip if zero) and DECSZ fr (decrement file register and skip if zero) instructions.

### 15.8 Loop Counting and Data Pointing Testing

The device has specific instructions to facilitate loop counting. The DECSZ fr (decrement file register and skip if zero) tests any one of the file registers and skips the next instruction (which can be a branch back to loop) if the result is zero.

### 15.9 Branch and Loop Call Instructions

The device contains an 8-level hardware stack where the return address is stored with a subroutine call. Multiple stack levels allow subroutine nesting. The instruction set supports absolute address branching.

### 15.9.1 Jump Operation

When a JMP instruction is executed, the lower nine bits of the program counter are loaded with the address of the specified label. The upper three bits of the program counter are loaded with the page select bits, PA2:PA0, contained in the STATUS register. Therefore, care must be exercised to ensure the page select bits are pointing to the correct page before the jump occurs.


### 15.9.2 Page Jump Operation

When a JMP instruction is executed and the intended destination is on a different page, the page select bits must be initialized with appropriate values to point to the desired page before the jump occurs. This can be done easily with SETB and CLRB instructions or by writing a value to the STATUS register. The device also has the PAGE instruction, which automatically selects the page in a single-cycle execution.


Note:"N" must be 0, 1, 2, or 3.

### 15.9.3 Call Operation

The following happens when a CALL instruction is executed:

- The current value of the program counter is incremented and pushed onto the top of the stack.
- The lower eight bits of the label address are copied into the lower eight bits of the program counter.
- The ninth bit of the Program Counter is cleared to zero.
- The page select bits (in STATUS register) are copied into the upper three bits of the 12-bit program counter. This means that the call destination must start in the lower half of any page. For example, 00h-0FFh, 200h2FFh, 400h-4FFh, etc.



### 15.9.4 Page Call Operation

When a subroutine that resides on a different page is called, the page select bits must contain the proper values to point to the desired page before the call instruction is executed. This can be done easily using SETB and CLRB instructions or writing a value to the STATUS register. The device also has the PAGE instruction, which automatically selects the page in a single-cycle execution.


### 15.10 Return Instructions

The device has several instructions for returning from subroutines and interrupt service routines. The return from subroutine instructions are RET (return without affecting W), RETP (same as RET but affects PA2:PA0), RETI (return from interrupt), RETIW (return and add W to RTCC), and RETW \#literal (return and place literal in W). The literal serves as an immediate data value from memory. This instruction can be used for table lookup operations. To do table lookup, the table must contain a string of RETW \#literal instructions. The first instruction just in front of the table calculates the offset into the table. The table can be used as a result of a CALL.

### 15.11 Subroutine Operation

### 15.11.1 Push Operation

When a subroutine is called, the return address is pushed onto the subroutine stack. Specifically, each address in the stack is moved to the next lower level in order to make room for the new address to be stored. Stack 1 receives the contents of the program counter. Stack 8 is overwritten with what was in Stack 7. The contents of stack 8 are lost.

### 15.11.2 Pop Operation

When a return instruction is executed the subroutine stack is popped. Specifically, the contents of Stack 1 are copied into the program counter and the contents of each stack level are moved to the next higher level. For example, Stack 1 receives the contents of Stack 2, etc., until Stack 7 is overwritten with the contents of Stack 8. Stack 8 is left unchanged, so the contents of Stack 8 are duplicated in Stack 7.


### 15.12 Comparison and Conditional Branch Instructions

The instruction set includes instructions such as DECSZ fr (decrement file register and skip if zero), INCSZ fr (increment file register and skip if zero), SNB bit (bit test file register and skip if bit clear), and SB bit (bit test file register and skip if bit set). These instructions will cause the next instruction to be skipped if the tested condition is true. If a skip instruction is immediately followed by a PAGE or BANK instruction (and the tested condition is true) then two instructions are skipped and the operation consumes three cycles. This is useful for conditional branching to another page where a PAGE instruction precedes a JMP. If several PAGE and BANK instructions immediately follow a skip instruction then they are all skipped plus the next instruction and a cycle is consumed for each.

### 15.13 Logical Instruction

The instruction set contain a full complement of the logical instructions (AND, OR, Exclusive OR), with the W register and a selected memory location (using either direct or indirect addressing) serving as the two operands.

### 15.14 Shift and Rotate Instructions

The instruction set includes instructions for left or right rotate-through-carry.

### 15.15 Complement and SWAP

The device can perform one's complement operation on the file register (fr) and W register. The MOV W,<>fr instruction performs nibble-swap on the fr and puts the value into the W register.
15.16 Key to Abbreviations and Symbols

| Symbol | Description |
| :---: | :--- |
| W | Working register |
| fr | File register (memory-mapped register in the <br> range of 00h to FFh) |
| PC | Lower eight bits of program counter (file regis- <br> ter 02h) |
| STATUS | STATUS register (file register 03h) |
| FSR | File Select Register (file register 04h) |
| C | Carry bit in STATUS register (bit 0) |
| DC | Digit Carry bit in STATUS register (bit 1) |
| Z | Zero bit in STATUS register (bit 2 |
| PD | Power Down bit in STATUS register (bit 3) |
| TO | Watchdog Timeout bit in STATUS register (bit <br> 4) |


| PA2:PAO | Page select bits in STATUS register (bits 7:5) |
| :--- | :--- |


| OPTION | OPTION register (not memory-mapped) |
| :---: | :--- |
| WDT | Watchdog Timer register (not memory- <br> mapped) |
| MODE | MODE register (not memory-mapped) |
| $r x$ | Port control register pointer (RA, RB, RC, RD, |


| $!$ | Non-memory-mapped register designator |
| :---: | :--- |
| $f$ | File register address bit in opcode |
| $k$ | Constant value bit in opcode |
| $n$ | Numerical value bit in opcode |
| b | Bit position selector bit in opcode |
| . | File register / bit selector separator in assem- |
| bla lange intrion |  |

bly language instruction

| $\#$ | Immediate literal designator in assembly lan- <br> guage instruction |
| :---: | :--- |
| lit | Literal value in assembly language instruction |
| addr8 | 8-bit address in assembly language instruction |
| addr9 | 9-bit address in assembly language instruction |
| addr12 | 12 -bit address in assembly language instruc- <br> tion |
| / | Logical 1's complement |
| \| | Logical OR |
| $\wedge$ | Logical exclusive OR |
| \& | Logical AND |
| $<>$ | Swap high and low nibbles (4-bit segments) |
| $\ll$ | Rotate left through carry flag |
| $\gg$ | Rotate right through carry flag |
| -- | Decrement file register |
| ++ | Increment file register |

### 16.0 INSTRUCTION SET SUMMARY TABLE

Table16-1 lists all of the instructions, organized by category. For each instruction, the table shows the instruction mnemonic (as written in assembly language), a brief description of what the instruction does, the number of instruction cycles required for execution, the binary opcode, and the status flags affected by the instruction.
The "Cycles" column typically shows a value of 1 , which means that the overall throughput for the instruction is one per clock cycle. In some cases, the exact number of
cycles depends on the outcome of the instruction (such as the test-and-skip instructions). In those cases, all possible numbers of cycles are shown in the table.

The instruction execution time is derived by dividing the oscillator frequency by one (bit 11 of the FUSE Word register must be initialized to 0 ).

Table 16-1. The SX Instruction Set

| Mnemonic, <br> Operands | Description | Cycles | Opcode | Flags <br> Affected |
| :---: | :---: | :---: | :---: | :---: |

## Logical Operations

| AND fr, W | AND of fr and W into fr (fr = fr \& W) | 1 | 0001 011f ffff | Z |
| :---: | :---: | :---: | :---: | :---: |
| AND W, fr | AND of W and fr into $\mathrm{W}(\mathrm{W}=\mathrm{W}$ \& fr) | 1 | 0001010 fffff | Z |
| AND W, \#lit | AND of W and Literal into W ( $\mathrm{W}=\mathrm{W}$ \& lit) | 1 | 1110 kkkk kkkk | Z |
| NOT fr | Complement of fr into fr ( $\mathrm{fr}=\mathrm{fr}{ }^{\wedge} \mathrm{FFh}$ ) | 1 | 0010 011f ffff | Z |
| OR fr,W | OR of fr and W into fr (fr = fr \| W) | 1 | 0001001 ffff | Z |
| OR W,fr | OR of W and fr into fr ( $\mathrm{W}=\mathrm{W} \mid \mathrm{fr}$ ) | 1 | 0001000 ffff | Z |
| OR W, \#lit | OR of W and Literal into $\mathrm{W}(\mathrm{W}=\mathrm{W} \mid$ lit) | 1 | 1101 kkkk kkkk | Z |
| XOR fr,W | XOR of fr and W into $\mathrm{fr}\left(\mathrm{fr}=\mathrm{fr}{ }^{\wedge} \mathrm{W}\right)$ | 1 | 0001 101f ffff | Z |
| XOR W, fr | XOR of $W$ and fr into $W\left(W=W^{\wedge} \mathrm{fr}\right)$ | 1 | 0001100 f ffff | Z |
| XOR W, \#lit | XOR of W and Literal into $\mathrm{W}\left(\mathrm{W}=\mathrm{W}^{\wedge}\right.$ lit) | 1 | 1111 kkkk kkkk | Z |

## Arithmetic and Shift Operations

| ADD fr, W | Add W to $\mathrm{fr}(\mathrm{fr}=\mathrm{fr}+\mathrm{W}$ ); carry flag is added if $\overline{\mathrm{CF}}$ bit in FUSEX register is cleared to 0 | 1 | 0001 111f ffff | C, DC, Z |
| :---: | :---: | :---: | :---: | :---: |
| ADD W,fr | Add fr to $W(W=W+f r)$; carry flag is added if CF bit in FUSEX register is cleared to 0 | 1 | 0001 110f ffff | C, DC, Z |
| CLR fr | Clear fr (fr = 0) | 1 | 0000 011f ffff | Z |
| CLR W | Clear W (W = 0) | 1 | 000001000000 | Z |
| CLR !WDT | Clear Watchdog Timer (TO = 1, PD = 1, clears prescaler if assigned) | 1 | 000000000100 | TO, PD |
| DEC fr | Decrement fr (fr = fr - 1) | 1 | 0000111 fffff | Z |
| DECSZ fr | Decrement fr and Skip if Zero ( $\mathrm{fr}=\mathrm{fr}-1$ and skip next instruction if result is zero) | $\begin{gathered} 1 \text { or } \\ 2 \text { (skip) } \end{gathered}$ | 0010 111f ffff | none |
| INC fr | Increment fr (fr $=\mathrm{fr}+1$ ) | 1 | 0010 101f ffff | Z |
| INCSZ fr | Increment fr and Skip if Zero (fr $=\mathrm{fr}+1$ and skip next instruction if result is zero) | $\begin{array}{\|c\|} \hline 1 \text { or } \\ 2 \text { (skip) } \end{array}$ | 0011 111f ffff | none |
| RL fr | Rotate fr Left through Carry (fr $=\ll \mathrm{fr}$ ) | 1 | 0011011 ffff | C |
| RR fr | Rotate fr Right through Carry (fr = >> fr) | 1 | 0011001 ffff | C |
| SUB fr,W | Subtract W from $\mathrm{fr}(\mathrm{fr}=\mathrm{fr}-\mathrm{W})$; complement of the carry flag is subtracted if CF bit in FUSEX register is cleared to 0 | 1 | 0000101 fffff | C, DC, Z |
| SWAP fr | Swap High/Low Nibbles of fr (fr = <> fr) | 1 | 0011 101f ffff | none |

Table 16-1. The SX Instruction Set (Continued)

| Mnemonic, <br> Operands | Description | Cycles | Opcode | Flags <br> Affected |
| :---: | :---: | :---: | :---: | :---: |

Bitwise Operations

| CLRB fr.bit | Clear Bit in fr (fr.bit = 0) | 1 | 0100 b | bbbf f | ffff | none |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SB fr.bit | Test Bit in fr and Skip if Set (test fr.bit and skip next instruction if bit is 1 ) | $\begin{array}{\|c\|} \hline 1 \text { or } \\ 2 \text { (skip) } \\ \hline \end{array}$ | 0111 b | bbbf $f$ | ffff | none |
| SETB fr.bit | Set Bit in fr (fr.bit = 1) | 1 | 0101 b | bbbf $f$ | ffff | none |
| SNB fr.bit | Test Bit in fr and Skip if Clear (test fr.bit and skip next instruction if bit is 0 ) | $\begin{gathered} 1 \text { or } \\ 2 \text { (skip) } \end{gathered}$ |  | bbbf f | ffff | none |

## Data Movement Instructions

| MOV fr,W | Move W to fr (fr = W) | 1 | 0000 | 001 ffff | none |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MOV W,fr | Move fr to W (W = fr) | 1 | 0010 | 000 ffff | Z |
| MOV W,fr-W | Move (fr-W) to $\mathrm{W}(\mathrm{W}=\mathrm{fr}-\mathrm{W})$; complement of carry flag is subtracted if CF bit in FUSEX register is cleared to 0 | 1 | 00001 | 100f ffff | C, DC, Z |
| MOV W, \#lit | Move Literal to W ( $\mathrm{W}=$ lit) | 1 | 1100 k | kkkk kkkk | none |
| MOV W,/fr | Move Complement of fr to $\mathrm{W}(\mathrm{W}=\mathrm{fr}$ ^ FFh) | 1 | 0010 | 010 ffff | Z |
| MOV W,--fr | Move (fr-1) to W (W = fr - 1) | 1 | 00001 | $110 \pm \mathrm{ffff}$ | Z |
| MOV W,++fr | Move ( $\mathrm{fr}+1$ ) to $\mathrm{W}(\mathrm{W}=\mathrm{fr}+1)$ | 1 | 00101 | 100f ffff | Z |
| MOV W, <<fr | Rotate fr Left through Carry and Move to W ( $\mathrm{W}=\ll \mathrm{fr}$ ) | 1 | 0011 | 010 ffff | C |
| MOV W, >>fr | Rotate fr Right through Carry and Move to W ( $\mathrm{W}=\gg \mathrm{fr}$ ) | 1 | 00110 | 000f ffff | C |
| MOV W, <>fr | Swap High/Low Nibbles of fr and move to W ( $\mathrm{W}=$ <> fr) | 1 | 00111 | 100f ffff | none |
| MOV W,M | Move MODE Register to W (W = MODE), high nibble of $W$ cleared | 1 | 0000 | 01000010 | none |
| MOVSZ W,--fr | Move (fr-1) to W and Skip if Zero ( $\mathrm{W}=\mathrm{fr}-1$ and skip next instruction if result is zero) | $\begin{gathered} 1 \\ 2 \text { (skip) } \end{gathered}$ | 00101 | 110f ffff | none |
| MOVSZ W,++fr | Move ( $\mathrm{fr}+1$ ) to W and Skip if Zero ( $\mathrm{W}=\mathrm{fr}+1$ and skip next instruction if result is zero) | $\begin{gathered} 1 \\ 2 \text { (skip) } \end{gathered}$ | 00111 | $110 \pm f f f f$ | none |
| MOV M, W | Move W to MODE Register (MODE = W) | 1 | 0000 | 01000011 | none |
| MOV M, \#lit | Move Literal to MODE Register (MODE = lit, only lower 4 bits) | 1 | 0000 | 0101 kkkk | none |
| MOV !rx,W | Move Data Between W and Control Register: $r x=W$ (move $W$ to $r x$ ) - MODE Reg bit $4=1$ $\mathrm{W}=\mathrm{rx}($ move rx to W$)-\mathrm{MODE}$ Reg bit $4=0$ rx <=> W (exchange W and rx ) - MODE $=\mathrm{x} 8$ or x9 | 1 | 0000 | 0000 ffff | none |
| MOV !OPTION, W | Move W to OPTION Register (OPTION = W) | 1 | 0000 | 00000010 | none |
| TEST fr | Test fr for Zero (fr = fr to set or clear Z flag) | 1 | 0010 | 001 fffff | Z |

## Program Control Instructions

Table 16-1. The SX Instruction Set (Continued)

| Mnemonic, Operands | Description | Cycles | Opcode |  | Flags Affected |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CALL addr8 | Call Subroutine: top-of-stack $=$ program counter +1 PC(7:0) = addr8 program counter (8) $=0$ <br> program counter (11:9) = PA2:PA0 | 3 | 1001 k | kkkk kkkk | none |
| JMP addr9 | Jump to Address: <br> $\operatorname{PC}(7: 0)=\operatorname{addr} 9(7: 0)$ <br> program counter (8) = addr9(8) <br> program counter (11:9) = PA2:PA0 | 3 | 101k k | kkkk kkkk | none |
| NOP | No Operation | 1 | 0000 | 00000000 | none |
| RET | Return from Subroutine (program counter = top-of-stack) | 3 | 0000 | 00001100 | none |
| RETP | Return from Subroutine Across Page Boundary (PA2:PA0 = top-of-stack (11:9) and program counter = top-of-stack) | 3 | 0000 | 00001101 | PA2, PA1, PA0 |
| RETI | Return from Interrupt (restore W, STATUS, FSR, MODE and program counter from shadow registers) | 3 | 0000 | 00001110 | all STATUS except TO, PD bits |
| RETIW | Return from Interrupt and add W to RTCC (restore W, STATUS, FSR, MODE and program counter from shadow registers; and add W to the RTCC register) | 3 | 0000 | 00001111 | all STATUS except TO, PD bits |
| RETW lit | Return from Subroutine with Literal in W ( $\mathrm{W}=$ lit and program counter = top-of-stack) | 3 | 1000 k | kkkk kkkk | none |
| System Control Instructions |  |  |  |  |  |
| BANK addr12 | Load Bank Number into FSR(6:4) FSR(6:4) = $\operatorname{addr12(10:8)~}$ | 1 | 0000 | 0001 1nnn | none |
| IREAD | Read Word from Instruction Memory <br> MODE:W = data at address (MODE:W) | 4 | 0000 | 01000001 | none |
| PAGE addr12 | Load Page Number into STATUS(7:5) STATUS(7:5) $=\operatorname{addr12(11:9)}$ | 1 | 0000 | 00010 nnn | PA2, PA1, PA0 |
| SLEEP | Power Down Mode WDT $=00 \mathrm{~h}, \mathrm{TO}=1$, stop oscillator (PD = 0, clear prescaler if assigned) | 1 | 0000000 | 00000011 | TO, PD |

### 16.1 Equivalent Assembler Mnemonics

Some assemblers support additional instruction mnemonics that are special cases of existing instructions or alternative mnemonics for standard ones. For example, an assembler might support the mnemonic "CLC" (clear carry), which is interpreted the same as the instruction
"clrb \$03.0" (clear bit 0 in the STATUS register). Some of the commonly supported equivalent assembler mnemonics are described in Table 16-2.

Table 16-2. Equivalent Assembler Mnemonics

| Syntax | Description | Equivalent | Cycles |
| :--- | :--- | :--- | :---: |
| CLC | Clear Carry Flag | CLRB \$03.0 | 1 |
| CLZ | Clear Zero Flag | CLRB $\$ 03.2$ | 1 |
| JMP W | Jump Indirect W | MOV \$02,W | 3 |
| JMP PC+W | Jump Indirect W Relative | ADD \$02,W | 3 |
| MODE imm4 | Move Immediate to MODE <br> Register | MOV M,\#lit | 1 |
| NOT W | Complement W | XOR W,\#\$FF | 1 |
| SC | Skip if Carry Flag Set | SB \$03.0 | 1 or 2 (note 1) |
| SKIP | Skip Next Instruction | SNB \$02.0 or SB \$02.0 | 2 (note 2 ) |

Note1: The SC instruction takes 1 cycle if the tested condition is false or 2 cycles if the tested condition is true.
Note2: The assembler converts the SKIP instruction into a SNB or SB instruction that tests the least significant bit of the program counter, choosing SNB or SB so that the tested condition is always true.

### 17.0 ELECTRICAL CHARACTERISTICS

### 17.1 Absolute Maximum Ratings (beyond which permanent damage may occur)

| Ambient temperature under bias | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Storage temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on $\mathrm{V}_{\text {dd }}$ with respect to $\mathrm{V}_{\text {ss }}$ | 0 V to +7.0 V |
| Voltage on OSC1 with respect to $\mathrm{V}_{\text {ss }}$ | 0 V to +13.5 V |
| Voltage on $\overline{\mathrm{MCLR}}$ with respect to $\mathrm{V}_{\text {ss }}$ | 0 V to +13.5 V |
| Voltage on all other pins with respect to $\mathrm{V}_{\text {ss }}$ | -0.6 V to $\left(\mathrm{V}_{\mathrm{dd}}+0.6 \mathrm{~V}\right) \mathrm{V}$ |
| Total power dissipation | $\begin{array}{r} 1 \mathrm{~W} \text { at } 70^{\circ} \mathrm{C} \\ 1.5 \mathrm{~W} \text { at } 25^{\circ} \mathrm{C} \end{array}$ |
| Max. current out of $\mathrm{V}_{\text {ss }}$ pins | $\begin{aligned} & 180 \mathrm{~mA} \text { at } 70^{\circ} \mathrm{C} \\ & 300 \mathrm{~mA} \text { at } 25^{\circ} \mathrm{C} \end{aligned}$ |
| Max. current into $\mathrm{V}_{\text {dd }}$ pins | $\begin{aligned} & 180 \mathrm{~mA} \text { at } 70^{\circ} \mathrm{C} \\ & 300 \mathrm{~mA} \text { at } 25^{\circ} \mathrm{C} \end{aligned}$ |
| Max. DC current into an input pin (with internal protection diode forward biased) | $\pm 500 \mu \mathrm{~A}$ |
| Input clamp current, $\mathrm{l}_{\text {ik }}\left(\mathrm{V}_{\mathrm{i}}<0\right.$ or $\left.\mathrm{V}_{\mathrm{i}}>\mathrm{V}_{\text {dd }}\right)$ | $\pm 20 \mathrm{~mA}$ |
| Output clamp current, $\mathrm{o}_{\mathrm{ok}}\left(\mathrm{V}_{\mathrm{O}}<0\right.$ or $\left.\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{dd}}\right)$ | $\pm 20 \mathrm{~mA}$ |
| Max. allowable sink current per I/O pin | 45 mA |
| Max. allowable source current per I/O pin | 45 mA |
| Max. allowable sink current per group of I/O pins between Vdd pins | 50 mA |
| Max. allowable source current per group of I/O pins between Vdd pins | 50 mA |
| Latchup | 200 mA |
| $\theta_{\text {JA }}, 48$-pin Package | $85^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {JA }}, 52$-pin Package | $82^{\circ} \mathrm{C} / \mathrm{W}$ |
| Number of EEPROM Write Cycles | 10,000 |
| ESD Human Body Model - all pins | 2000 V |
| ESD Machine Model - all pins | 200 V |

### 17.2 DC Characteristics

SX48BD/SX52BD/SX48BD-I/SX52BD-I: Operating Temperature $0^{\circ} \mathrm{C}<=\mathrm{Ta}<=+70^{\circ} \mathrm{C}$ (Commercial) and $-40^{\circ} \mathrm{C}<=\mathrm{Ta}<=+85^{\circ} \mathrm{C}$ (Industrial)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{dd}}$ | Supply Voltage | $\begin{gathered} \text { Fosc }=0-50 \mathrm{MHz} \\ \text { Fosc }=0-32 \mathrm{MHz}(\text { Note } 1) \end{gathered}$ | $\begin{aligned} & 3.0 \\ & 2.2 \end{aligned}$ | - | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{S}_{\mathrm{Vdd}}$ | $V_{\text {dd }}$ rise rate to ensure PowerOn Reset (Note 2) | - | 0.05 | - | - | V/ms |
| $\mathrm{I}_{\mathrm{dd}}$ | Supply Current, active Crystal oscillator (Note 3) | $\begin{aligned} & \mathrm{V}_{\mathrm{dd}}=5.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{osc}}=50 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{dd}}=5.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{osc}}=4 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{dd}}=3.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{osc}}=20 \mathrm{MHz} \end{aligned}$ | - | $\begin{aligned} & \hline 82 \\ & 7.6 \\ & 16 \end{aligned}$ | $\begin{gathered} \hline 110 \\ 10 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{pd}}$ | Supply Current, power down | $\mathrm{V}_{\mathrm{dd}}=3.0 \mathrm{~V}$, WDT disabled and SLEEPCLK disabled <br> $\mathrm{V}_{\mathrm{dd}}=3.0 \mathrm{~V}$, WDT enabled and SLEEPCLK disabled | - | $<1$ <br> 10 | 20 $50$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {ih, }} \mathrm{V}_{\mathrm{il}}$ | Input Levels <br> MCLR, RTCC <br> Logic High <br> Logic Low <br> OSC1 <br> Logic High <br> Logic Low <br>  <br> All Other Inputs <br> CMOS <br> Logic High <br> Logic Low <br> TTL <br> Logic High <br> Logic Low |  | $\begin{gathered} 0.9 \mathrm{~V}_{\mathrm{dd}} \\ \mathrm{~V}_{\mathrm{ss}} \\ 0.7 \mathrm{~V}_{\mathrm{dd}} \\ \mathrm{~V}_{\mathrm{ss}} \\ \\ \\ 0.7 \mathrm{~V}_{\mathrm{dd}} \\ \mathrm{~V}_{\mathrm{ss}} \\ \\ 2.0 \\ \mathrm{~V}_{\mathrm{ss}} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{dd}} \\ 0.1 \mathrm{~V}_{\mathrm{dd}} \\ \mathrm{~V}_{\mathrm{dd}} \\ 0.3 \mathrm{~V}_{\mathrm{dd}} \\ \\ \\ \mathrm{~V}_{\mathrm{dd}} \\ 0.3 \mathrm{~V}_{\mathrm{dd}} \\ \\ \mathrm{~V}_{\mathrm{dd}} \\ 0.8 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{il}}$ | Input Leakage Current | $\mathrm{V}_{\text {in }}=\mathrm{V}_{\text {dd }}$ or $\mathrm{V}_{\text {ss }}$ (Note 4) | -3.0 |  | +3.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {pup }}$ | Weak Pullup Current | $\begin{aligned} & \mathrm{V}_{\mathrm{dd}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{in}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{dd}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{in}}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 300 \\ 80 \end{gathered}$ | $\begin{aligned} & 430 \\ & 120 \end{aligned}$ | $\begin{aligned} & 600 \\ & 200 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\mathrm{V}_{\text {oh }}$ | Output High Voltage Ports B, C, D, E Port A | $\begin{aligned} & \mathrm{Ioh}=16 \mathrm{~mA}, \mathrm{Vdd}=4.5 \mathrm{~V} \\ & \mathrm{Ioh}=12 \mathrm{~mA}, \mathrm{Vdd}=3.0 \mathrm{~V} \\ & \mathrm{Ioh}=30 \mathrm{~mA}, \mathrm{Vdd}=4.5 \mathrm{~V} \\ & \mathrm{Ioh}=18 \mathrm{~mA}, \mathrm{Vdd}=3.0 \mathrm{~V} \end{aligned}$ | Vdd-0.7 <br> Vdd-0.7 <br> Vdd-0.7 <br> Vdd-0.7 |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {ol }}$ | Output Low Voltage All Ports | $\begin{aligned} & \mathrm{I}_{\mathrm{Ol}}=30 \mathrm{~mA}, \mathrm{Vdd}=4.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{Ol}}=18 \mathrm{~mA}, \mathrm{Vdd}=3.0 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |

Note 1: In- system programming is guaranteed for Vdd of 2.7 V to 5.5 V .
Note 2: Vdd must start rising from Vss to ensure proper Power-On-Reset when relying on the internal Power-On-Reset Circuitry.
Note 3: No floating inputs. On the 48pin device ports RA4-RA7 are programmed as outputs.
Note 4: The FUSE register contains OAAh.

### 17.3 AC Characteristics

SX48BD/SX52BD/SX48BD-I/SX52BD-I: Operating Temperature $0^{\circ} \mathrm{C}<=\mathrm{Ta}<=+70^{\circ} \mathrm{C}$ (Commercial) and $-40^{\circ} \mathrm{C}<=\mathrm{Ta}<=+85^{\circ} \mathrm{C}$ (Industrial)

| Symbol | Parameter | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{F}_{\text {osc }}$ | External CLKIN Frequency | DC | - | $\begin{gathered} 4.0 \\ 1.0 \\ 8.0 \\ 50.0 \\ 32.0 \\ 1.0 \end{gathered}$ | MHz <br> MHz <br> MHz <br> MHz <br> KHz <br> MHz | $\begin{gathered} \text { RC } \\ \text { XT1 } \\ \text { XT2 } \\ \text { HS2/HS3 } \\ \text { LP1 } \\ \text { LP2 } \end{gathered}$ |
|  | Oscillator Frequency (Crystal/Resonator) | $\begin{gathered} \text { DC } \\ 0.032 \\ 1.0 \\ 1.0 \\ \text { DC } \\ 0.032 \end{gathered}$ | - | $\begin{gathered} \hline 4.0 \\ 1.0 \\ 8.0 \\ 50.0 \\ 32.0 \\ 1.0 \end{gathered}$ | MHz <br> MHz <br> MHz <br> MHz <br> KHz <br> MHz | $\begin{gathered} \text { RC } \\ \text { XT1 } \\ \text { XT2 } \\ \text { HS2/HS3 } \\ \text { LP1 } \\ \text { LP2 } \end{gathered}$ |
| $\mathrm{T}_{\text {osc }}$ | External CLKIN Period | $\begin{gathered} \hline 250.0 \\ 1.0 \\ 125.0 \\ 20.0 \\ 31.25 \\ 1.0 \end{gathered}$ | - | - | ns $\mu \mathrm{s}$ ns ns $\mu \mathrm{s}$ $\mu \mathrm{s}$ | $\begin{gathered} \text { RC } \\ \text { XT1 } \\ \text { XT2 } \\ \text { HS2/HS3 } \\ \text { LP1 } \\ \text { LP2 } \end{gathered}$ |
|  | Oscillator Period (Crystal/Resonator) | $\begin{gathered} 250.0 \\ 1.0 \\ 125.0 \\ 20.0 \\ 31.25 \\ 1.0 \end{gathered}$ | - | 31.25 <br> 1000 <br> 1000 <br> 31.25 | ns $\mu \mathrm{s}$ ns ns $\mu \mathrm{s}$ $\mu \mathrm{s}$ | $\begin{gathered} \text { RC } \\ \text { XT1 } \\ \text { XT2 } \\ \text { HS2/HS3 } \\ \text { LP1 } \\ \text { LP2 } \end{gathered}$ |
| $\mathrm{T}_{\text {osL }}, \mathrm{T}_{\text {osH }}$ | Clock in (OSC1) Low or High Time | $\begin{gathered} 50.0 \\ 8.0 \\ 400 \end{gathered}$ | - | - | ns <br> ns <br> ns | XT1/XT2 <br> HS2/HS3 <br> LP1/LP2 |
| $\mathrm{T}_{\text {osR }}, \mathrm{T}_{\text {osF }}$ | Clock in (OSC1) Rise or Fall Time | - | - | $\begin{aligned} & \hline 25.0 \\ & 25.0 \\ & 50.0 \end{aligned}$ | ns ns $\mu \mathrm{s}$ | XT1/XT2 <br> HS2/HS3 <br> LP1/LP2 |

Note:Data in the Typical ("TYP") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated.

### 17.4 DC Characteristics

SX52BD75/SX52BD100: Operating Temperature $0^{\circ} \mathrm{C}<=\mathrm{Ta}<=+70^{\circ} \mathrm{C}$ (Commercial)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {dd }}$ | Supply Voltage <br> (Note 1) | $\begin{aligned} & \text { Fosc }=0-75 \mathrm{MHz} \\ & \text { Fosc }=0-100 \mathrm{MHz} \end{aligned}$ | $\begin{gathered} \hline 4.5 \\ 4.75 \end{gathered}$ | - | $\begin{gathered} \hline 5.5 \\ 5.25 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{S}_{\mathrm{Vdd}}$ | $V_{\text {dd }}$ rise rate to ensure PowerOn Reset (Note 2) | - | 0.05 | - | - | $\mathrm{V} / \mathrm{ms}$ |
| $\mathrm{I}_{\mathrm{dd}}$ | Supply Current, active (Note 3) | $\begin{aligned} & \mathrm{V}_{\mathrm{dd}}=5.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{osc}}=75 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{dd}}=5.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{osc}}=100 \mathrm{MHz} \end{aligned}$ | - | $\begin{aligned} & 106 \\ & 140 \end{aligned}$ | $\begin{aligned} & 150 \\ & 190 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{l}_{\mathrm{pd}}$ | Supply Current, power down | $\mathrm{V}_{\mathrm{dd}}=5.0 \mathrm{~V}$, WDT disabled and SLEEPCLK disabled <br> $\mathrm{V}_{\mathrm{dd}}=5.0 \mathrm{~V}$, WDT enabled and SLEEPCLK disabled | - | 1 <br> 50 | $\begin{aligned} & 300 \\ & 400 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {ih, }} \mathrm{V}_{\text {il }}$ | Input Levels MCLR, RTCC Logic High Logic Low OSC1 Logic High Logic Low <br> All Other Inputs CMOS Logic High Logic Low TTL Logic High Logic Low |  | $\begin{gathered} 0.9 \mathrm{~V}_{\mathrm{dd}} \\ \mathrm{~V}_{\mathrm{ss}} \\ 0.7 \mathrm{~V}_{\mathrm{dd}} \\ \mathrm{~V}_{\mathrm{ss}} \\ \\ \\ 0.7 \mathrm{~V}_{\mathrm{dd}} \\ \mathrm{~V}_{\mathrm{ss}} \\ \\ 2.0 \\ \mathrm{~V}_{\mathrm{ss}} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{dd}} \\ 0.1 \mathrm{~V}_{\mathrm{dd}} \\ \\ \mathrm{~V}_{\mathrm{dd}} \\ 0.3 \mathrm{~V}_{\mathrm{dd}} \\ \\ \\ \mathrm{~V}_{\mathrm{dd}} \\ 0.3 \mathrm{~V}_{\mathrm{dd}} \\ \\ \mathrm{~V}_{\mathrm{dd}} \\ 0.8 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{il}}$ | Input Leakage Current | $\mathrm{V}_{\text {in }}=\mathrm{V}_{\text {dd }}$ or $\mathrm{V}_{\text {ss }}$ ( Note 4) | -3.0 |  | +3.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {pup }}$ | Weak Pullup Current | $\mathrm{V}_{\mathrm{dd}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {in }}=0 \mathrm{~V}$ | 250 | 430 | 600 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {oh }}$ | Output High Voltage Ports B, C, D, E <br> Port A | $\begin{aligned} & \mathrm{Ioh}=14 \mathrm{~mA}, \mathrm{Vdd}=4.5 \mathrm{~V} \\ & \mathrm{Ioh}=25 \mathrm{~mA}, \mathrm{Vdd}=4.5 \mathrm{~V} \end{aligned}$ | $\left\|\begin{array}{c} \text { Vdd-0.7 } \\ \text { Vdd-0.7 } \end{array}\right\|$ |  |  | V <br> v |
| $\mathrm{V}_{\text {ol }}$ | Output Low Voltage All Ports | $\mathrm{I}_{\mathrm{O}}=25 \mathrm{~mA}, \mathrm{Vdd}=4.5 \mathrm{~V}$ |  |  | 0.6 | V |

Note 1: Bit 4 of the FUSE register must is reset to 0.
Note 2: Vdd must start rising from Vss to ensure proper Power-On-Reset when relying on the internal Power-On-Reset Circuitry.
Note 3: External clock, with bit 4 of the FUSE register reset to 0 . No floating inputs.
Note 4: The FUSE register contains OAAh.

### 17.5 AC Characteristics

SX52BD75/SX52BD100: Operating Temperature $0^{\circ} \mathrm{C}<=\mathrm{Ta}<=+70^{\circ} \mathrm{C}$ (Commercial)

| Symbol | Parameter | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{F}_{\text {osc }}$ | External CLKIN Frequency | DC | - | $\begin{gathered} 4.0 \\ 1.0 \\ 8.0 \\ 50.0 \\ 100.0 \\ 32.0 \\ 1.0 \end{gathered}$ | MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> KHz <br> MHz | RC XT1 XT2 HS2/HS3 HS3 LP1 LP2 |
|  | Oscillator Frequency | $\begin{gathered} \hline D C \\ 0.032 \\ 1.0 \\ 1.0 \\ \text { DC } \\ 0.032 \end{gathered}$ | - | $\begin{gathered} \hline 4.0 \\ 10.0 \\ 8.0 \\ 50.0 \\ 32.0 \\ 1.0 \end{gathered}$ | MHz <br> MHz <br> MHz <br> MHz <br> KHz <br> MHz | RC XT1 XT2 HS2/HS3 LP1 LP2 |
| $\mathrm{T}_{\text {osc }}$ | External CLKIN Period | $\begin{gathered} 250.0 \\ 1.0 \\ 125.0 \\ 20.0 \\ 10.0 \\ 31.25 \\ 1.0 \end{gathered}$ | - | - | ns $\mu \mathrm{s}$ ns ns ns $\mu \mathrm{s}$ $\mu \mathrm{s}$ | $\begin{gathered} \text { RC } \\ \text { XT1 } \\ \text { XT2 } \\ \text { HS2/HS3 } \\ \text { HS3 } \\ \text { LP1 } \\ \text { LP2 } \end{gathered}$ |
|  | Oscillator Period | $\begin{gathered} 250.0 \\ 1.0 \\ 125.0 \\ 20.0 \\ 31.25 \\ 1.0 \end{gathered}$ | - | $\begin{gathered} 31.25 \\ 1000 \\ 1000 \\ - \\ 31.25 \end{gathered}$ | ns $\mu s$ ns ns $\mu \mathrm{s}$ $\mu \mathrm{s}$ | $\begin{gathered} \text { RC } \\ \text { XT1 } \\ \text { XT2 } \\ \text { HS2/HS3 } \\ \text { LP1 } \\ \text { LP2 } \end{gathered}$ |
| $\mathrm{T}_{\text {osL }}, \mathrm{T}_{\text {osh }}$ | Clock in (OSC1) Low or High Time | $\begin{gathered} 50.0 \\ 8.0 \\ 400 \end{gathered}$ | - | - | ns ns ns | $\begin{aligned} & \text { XT1/XT2 } \\ & \text { HS2/HS3 } \\ & \text { LP1/LP2 } \end{aligned}$ |
| $\mathrm{T}_{\text {osR }}, \mathrm{T}_{\text {osF }}$ | Clock in (OSC1) Rise or Fall Time | - | - | $\begin{aligned} & 25.0 \\ & 25.0 \\ & 50.0 \end{aligned}$ | ns ns $\mu \mathrm{s}$ | XT1/XT2 <br> HS2/HS3 <br> LP1/LP2 |

### 17.6 Comparator DC and AC Specifications

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage | $0 \mathrm{~V}<$ Vin $<\mathrm{Vdd}$ |  | $+/-10$ | $+/-25$ | mV |
| Input Common Mode Voltage Range |  | 0 |  | Vdd | V |
| Voltage Gain |  |  | 300 k |  | $\mathrm{V} / \mathrm{V}$ |
| Response Time | $\mathrm{V}_{\text {overdrive }}=25 \mathrm{mV}$ |  |  | 250 | ns |

### 18.0 PACKAGE DIMENSIONS [DIMENSIONS ARE IN INCHES/(MILLIMETERS)]

SX48BD/TQ: 7x7x1.4 mm body, 0.5 mm pitch, 9 mm tip to tip


SX52BD/PQ: 10x10x2.0 mm body, 0.65 mm pitch, 13.2 mm tip to tip


## Sales and Tech Support Contact Information

For the latest contact and support information on SX devices, please visit the Scenix Semiconductor website at www.scenix.com. The site contains technical literature, local sales contacts, tech support and many other features.

[^0]
[^0]:    1330 Charleston Road
    SCENIX Mountain View, CA 94043

    Tel.: (650) 210-1500
    Fax: (650) 210-8715
    E-Mail: sales@scenix.com
    Web Site: www.scenix.com

