# MOS INTEGRATED CIRCUIT $\mu$ PD30500, 30500A # VR5000<sup>TM</sup>, VR5000A<sup>TM</sup> 64-/32-BIT MICROPROCESSOR #### DESCRIPTION The $\mu$ PD30500 (Vr5000) and $\mu$ PD30500A (Vr5000A) are a high-performance, 64-/32-bit RISC (Reduced Instruction Set Computer) type microprocessors employing the RISC architecture developed by MIPS<sup>TM</sup> Technologies, The instructions of the Vr5000 and Vr5000A are compatible with those of the Vr3000<sup>TM</sup> Series and Vr4000<sup>TM</sup> Series and higher, and completely compatible with those of the V<sub>R</sub>10000<sup>TM</sup>. Therefore, present applications can be used as they are. Detailed function descriptions are provided in the following user's manuals. Be sure to read them before designing. VR5000, VR5000A User's Manual (U11761E) #### **FEATURES** - Employs 64-bit MIPS-based RISC architecture - · High-speed processing - · 2-way super scalar 5-stage pipeline - 5.5 SPECint95, 5.5 SPECfp95, 278 MIPS (μPD30500) 7.0 SPECint95, 7.0 SPECfp95, 376 MIPS (μPD30500A) - · High-speed translation buffer mechanism (TLB) (48 entries) - · Address space Physical: 36 bits, Virtual: 40 bits - Floating-point unit (FPU) - · Sum-of-products operation instruction supported - Primary cache memory (instruction/data: 32 KB each) - Secondary cache controller - Maximum operating frequency Internal: 200 MHz (μPD30500), 266 MHz (μPD30500A) External: 100 MHz - Selectable external/internal multiple rate from twice to eight times - Instruction set compatible with VR3000 and VR4000 Series and higher (conforms to MIPS I, II, III, and IV) - Supply voltage: 3.3 V $\pm$ 5% ( $\mu$ PD30500) Core: 2.4 V $\pm 0.1$ V ( $\mu$ PD30500A, @ 100 to 235 MHz), 2.5 V $\pm$ 5% ( $\mu$ PD30500A, @ 236 to 250 MHz), 2.6 V $\pm$ 0.1 V ( $\mu$ PD30500A, @ 251 to 266 MHz) I/O: 3.3 V $\pm$ 5% ( $\mu$ PD30500A) Unless otherwise specified, the VR5000 ( $\mu$ PD30500) is treated as the representative model throughout this document. > The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information. ## **APPLICATIONS** - High-performance embedded systems - Multimedia systems - Entry-class computers - Image processing systems ## **ORDERING INFORMATION** | | Part number | Package | Maximum operating frequency (MHz) | |---|----------------------|----------------------------------------|-----------------------------------| | | μPD30500RJ-150 | 223-pin ceramic PGA (48 × 48) | 150 | | | $\mu$ PD30500RJ-180 | 223-pin ceramic PGA (48 $\times$ 48) | 180 | | | $\mu$ PD30500RJ-200 | 223-pin ceramic PGA (48 $\times$ 48) | 200 | | | $\mu$ PD30500S2-150 | 272-pin plastic BGA (C/D advanced type | e) (29 × 29) 150 | | | $\mu$ PD30500S2-180 | 272-pin plastic BGA (C/D advanced type | e) (29 × 29) 180 | | | $\mu$ PD30500S2-200 | 272-pin plastic BGA (C/D advanced type | e) (29 × 29) 200 | | | $\mu$ PD30500AS2-250 | 272-pin plastic BGA (C/D advanced type | e) (29 × 29) 250 | | 7 | $\mu$ PD30500AS2-266 | 272-pin plastic BGA (C/D advanced type | e) (29 × 29) 266 | | | | | | ## MAIN DIFFERENCES BETWEEN VR5000 AND VR5000A | | Parameter | V <sub>R</sub> 5000 | Vr5000A | |---|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | * | Maximum internal operating frequency | 150/180/200 MHz | 250/266 MHz | | | Internal multiplication ratio for clock interface input | 2, 3, 4, 5, 6, 7, 8 | 2, 2.5 <sup>Note</sup> , 3, 4, 5, 6, 7, 8 | | * | Supply voltage | 3.3 V ±5% | Core: 2.4 V ±0.1 V (@ 100 to 235 MHz)<br>2.5 V ±5% (@ 236 to 250 MHz)<br>2.6 V ±0.1 V (@ 251 to 266 MHz)<br>I/O: 3.3 V ±5% | | | Package | <ul><li>223-pin ceramic PGA</li><li>272-pin plastic BGA</li><li>(C/D advanced type)</li></ul> | 272-pin plastic BGA (C/D advanced type) | **Note** Selectable only when SysClock = 100 MHz #### PIN CONFIGURATION • 223-pin ceramic PGA ( $48 \times 48$ ) μPD30500RJ-150 μPD30500RJ-180 μPD30500RJ-200 3 | No. | Name | No. | Name | No. | Name | No. | Name | No. | Name | No. | Name | |-----|-----------------|-----|-----------------|-----|-------------------|-----|-----------------|-----|-----------------|-----|-----------------| | A2 | V <sub>DD</sub> | C5 | SysADC6 | E18 | V <sub>DD</sub> | K17 | GNDP | R6 | SysAD51 | U9 | SysAD63 | | АЗ | GND | C6 | SysAD16 | F1 | V <sub>DD</sub> | K18 | GND | R7 | SysAD55 | U10 | SysAD13 | | A4 | V <sub>DD</sub> | C7 | SysAD50 | F2 | Reserved | L1 | GND | R8 | SysAD27 | U11 | SysAD11 | | A5 | GND | C8 | SysAD22 | F3 | ScValid | L2 | SysCmd8 | R9 | SysAD31 | U12 | SysAD9 | | A6 | GND | C9 | SysAD24 | F4 | Int1 | L3 | SysCmd7 | R10 | SysAD43 | U13 | SysAD37 | | A7 | V <sub>DD</sub> | C10 | SysAD28 | F15 | ScDCE0 | L4 | SysCmd5 | R11 | SysAD39 | U14 | SysAD3 | | A8 | GND | C11 | SysAD62 | F16 | ScCWE0 | L15 | ScLine12 | R12 | SysAD35 | U15 | ScWord0 | | A9 | V <sub>DD</sub> | C12 | SysAD44 | F17 | ScTDE | L16 | ScLine14 | R13 | SysAD1 | U16 | V <sub>DD</sub> | | A10 | GND | C13 | SysAD10 | F18 | GND | L17 | ScLine15 | R14 | ScWord1 | U17 | GND | | A11 | V <sub>DD</sub> | C14 | SysAD38 | G1 | GND | L18 | V <sub>DD</sub> | R15 | ScLine0 | U18 | GND | | A12 | GND | C15 | SysAD4 | G2 | Reserved | M1 | V <sub>DD</sub> | R16 | ScLine3 | V1 | GND | | A13 | V <sub>DD</sub> | C16 | SysAD34 | G3 | Reserved | M2 | SysCmd6 | R17 | ScLine6 | V2 | GND | | A14 | GND | C17 | SysAD2 | G4 | Reserved | M3 | SysCmd4 | R18 | GND | V3 | V <sub>DD</sub> | | A15 | GND | C18 | GND | G15 | ScCLR | M4 | SysCmd1 | T1 | GND | V4 | GND | | A16 | V <sub>DD</sub> | D1 | GND | G16 | ScTCE | M15 | ScLine8 | T2 | SysAD15 | V5 | GND | | A17 | GND | D2 | Īnt3 | G17 | Modeln | M16 | ScLine10 | Т3 | SysAD47 | V6 | V <sub>DD</sub> | | A18 | GND | D3 | Int5 | G18 | V <sub>DD</sub> | M17 | ScLine13 | T4 | SysAD17 | V7 | GND | | B1 | GND | D4 | Release | H1 | V <sub>DD</sub> | M18 | GND | T5 | SysAD19 | V8 | V <sub>DD</sub> | | B2 | GND | D5 | V <sub>DD</sub> | H2 | Reserved | N1 | GND | Т6 | SysAD23 | V9 | GND | | В3 | V <sub>DD</sub> | D6 | SysADC2 | НЗ | Reserved | N2 | SysCmd3 | T7 | SysAD57 | V10 | V <sub>DD</sub> | | B4 | SysADC4 | D7 | SysAD48 | H4 | Reserved | N3 | SysCmd2 | Т8 | SysAD29 | V11 | GND | | B5 | SysADC0 | D8 | SysAD52 | H15 | VddOk | N4 | SysADC7 | Т9 | V <sub>DD</sub> | V12 | V <sub>DD</sub> | | B6 | SysAD18 | D9 | SysAD56 | H16 | ModeClock | N15 | ScLine5 | T10 | SysAD45 | V13 | GND | | B7 | SysAD20 | D10 | SysAD60 | H17 | SysClock | N16 | ScLine7 | T11 | SysAD41 | V14 | V <sub>DD</sub> | | B8 | SysAD54 | D11 | SysAD14 | H18 | GND | N17 | ScLine11 | T12 | SysAD7 | V15 | GND | | B9 | SysAD26 | D12 | SysAD42 | J1 | GND | N18 | V <sub>DD</sub> | T13 | SysAD5 | V16 | GND | | B10 | SysAD58 | D13 | SysAD8 | J2 | WrRdy | P1 | V <sub>DD</sub> | T14 | SysAD33 | V17 | V <sub>DD</sub> | | B11 | SysAD30 | D14 | SysAD36 | J3 | ValidIn | P2 | SysCmd0 | T15 | Reset | V18 | GND | | B12 | SysAD46 | D15 | ColdReset | J4 | ExtRqst | P3 | SysCmdP | T16 | ScLine1 | | | | B13 | SysAD12 | D16 | SysAD0 | J15 | Reserved | P4 | SysADC1 | T17 | V <sub>DD</sub> | | | | B14 | SysAD40 | D17 | ScTOE | J16 | Reserved | P15 | ScLine2 | T18 | V <sub>DD</sub> | | | | B15 | SysAD6 | D18 | V <sub>DD</sub> | J17 | Reserved | P16 | ScLine4 | U1 | V <sub>DD</sub> | | | | B16 | GND | E1 | GND | J18 | V <sub>DD</sub> | P17 | ScLine9 | U2 | V <sub>DD</sub> | | | | B17 | V <sub>DD</sub> | E2 | Int0 | K1 | V <sub>DD</sub> | P18 | GND | U3 | GND | | | | B18 | V <sub>DD</sub> | E3 | Īnt2 | K2 | ScMatch | R1 | V <sub>DD</sub> | U4 | SysAD21 | | | | C1 | V <sub>DD</sub> | E4 | Int4 | КЗ | RdRdy | R2 | SysADC5 | U5 | SysAD53 | | | | C2 | V <sub>DD</sub> | E15 | SysAD32 | K4 | ScDOE | R3 | SysADC3 | U6 | SysAD25 | | | | С3 | ValidOut | E16 | ScDCE1 | K15 | Reserved | R4 | BigEndian | U7 | SysAD59 | | | | C4 | NMI | E17 | ScCWE1 | K16 | V <sub>DD</sub> P | R5 | SysAD49 | U8 | SysAD61 | | | 272-pin plastic BGA (C/D advanced type) (29 × 29) $\begin{array}{l} \mu \text{PD30500S2-150} \\ \mu \text{PD30500S2-180} \\ \mu \text{PD30500S2-200} \\ \mu \text{PD30500AS2-250} \end{array}$ **★** μPD30500AS2-266 # **(1)** μ**PD30500** | No. | Name | No. | Name | No. | Name | No. | Name | No. | Name | No. | Name | |-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|------|-----------------| | A1 | GND | C5 | ScDCE1 | F1 | SysAD8 | L20 | SysAD63 | U18 | V <sub>DD</sub> | Y1 | V <sub>DD</sub> | | A2 | V <sub>DD</sub> | C6 | ScDCE0 | F2 | SysAD38 | L21 | GND | U19 | SysAD17 | Y2 | V <sub>DD</sub> | | А3 | GND | C7 | ScCWE0 | F3 | SysAD6 | M1 | SysAD26 | U20 | SysAD49 | Y3 | V <sub>DD</sub> | | A4 | SysAD32 | C8 | ScTCE | F4 | GND | M2 | SysAD56 | U21 | GND | Y4 | Release | | A5 | GND | C9 | Modeln | F18 | GND | МЗ | SysAD24 | V1 | V <sub>DD</sub> | Y5 | Int3 | | A6 | ScCWE1 | C10 | Reserved | F19 | SysAD1 | M4 | V <sub>DD</sub> | V2 | V <sub>DD</sub> | Y6 | Int2 | | A7 | GND | C11 | GNDP | F20 | SysAD33 | M18 | V <sub>DD</sub> | V3 | V <sub>DD</sub> | Y7 | ScValid | | A8 | VddOk | C12 | Reserved | F21 | SysAD3 | M19 | SysAD29 | V4 | GND | Y8 | Reserved | | A9 | GND | C13 | ScLine13 | G1 | GND | M20 | SysAD61 | V5 | NMI | Y9 | Reserved | | A10 | SysClock | C14 | ScLine11 | G2 | SysAD10 | M21 | SysAD31 | V6 | GND | Y10 | Reserved | | A11 | GND | C15 | ScLine8 | G3 | SysAD40 | N1 | GND | V7 | V <sub>DD</sub> | Y11 | ExtRqst | | A12 | ScLine15 | C16 | ScLine5 | G4 | VDD | N2 | SysAD54 | V8 | V <sub>DD</sub> | Y12 | RdRdy | | A13 | GND | C17 | ScLine4 | G18 | V <sub>DD</sub> | N3 | SysAD22 | V9 | GND | Y13 | SysCmd8 | | A14 | ScLine12 | C18 | ScLine0 | G19 | SysAD35 | N4 | GND | V10 | V <sub>DD</sub> | Y14 | SysCmd5 | | A15 | GND | C19 | Reset | G20 | SysAD5 | N18 | GND | V11 | V <sub>DD</sub> | Y15 | SysCmd3 | | A16 | ScLine7 | C20 | V <sub>DD</sub> | G21 | GND | N19 | SysAD27 | V12 | V <sub>DD</sub> | Y16 | SysCmd0 | | A17 | GND | C21 | GND | H1 | SysAD42 | N20 | SysAD59 | V13 | GND | Y17 | SysCmdP | | A18 | ScLine2 | D1 | V <sub>DD</sub> | H2 | SysAD44 | N21 | GND | V14 | V <sub>DD</sub> | Y18 | SysADC1 | | A19 | GND | D2 | V <sub>DD</sub> | H3 | SysAD12 | P1 | SysAD50 | V15 | V <sub>DD</sub> | Y19 | SysAD15 | | A20 | V <sub>DD</sub> | D3 | V <sub>DD</sub> | H4 | V <sub>DD</sub> | P2 | SysAD52 | V16 | GND | Y20 | V <sub>DD</sub> | | A21 | GND | D4 | GND | H18 | V <sub>DD</sub> | P3 | SysAD20 | V17 | V <sub>DD</sub> | Y21 | V <sub>DD</sub> | | B1 | V <sub>DD</sub> | D5 | V <sub>DD</sub> | H19 | SysAD7 | P4 | V <sub>DD</sub> | V18 | GND | AA1 | GND | | B2 | V <sub>DD</sub> | D6 | GND | H20 | SysAD39 | P18 | V <sub>DD</sub> | V19 | V <sub>DD</sub> | AA2 | V <sub>DD</sub> | | B3 | V <sub>DD</sub> | D7 | V <sub>DD</sub> | H21 | SysAD37 | P19 | SysAD25 | V20 | V <sub>DD</sub> | AA3 | GND | | B4 | SysAD2 | D8 | V <sub>DD</sub> | J1 | GND | P20 | SysAD57 | V21 | V <sub>DD</sub> | AA4 | ValidOut | | B5 | SysAD0 | D9 | GND | J2 | SysAD46 | P21 | SysAD55 | W1 | GND | AA5 | GND | | B6 | ScTOE | D10 | V <sub>DD</sub> | J3 | SysAD14 | R1 | GND | W2 | V <sub>DD</sub> | AA6 | Īnt0 | | B7 | ScCLR | D11 | VDDP | J4 | GND | R2 | SysAD18 | W3 | V <sub>DD</sub> | AA7 | GND | | B8 | ScTDE | D12 | V <sub>DD</sub> | J18 | GND | R3 | SysAD48 | W4 | V <sub>DD</sub> | AA8 | Reserved | | B9 | ModeClock | D13 | GND | J19 | SysAD9 | R4 | V <sub>DD</sub> | W5 | Int5 | AA9 | GND | | B10 | Reserved | D14 | VDD | J20 | SysAD41 | R18 | V <sub>DD</sub> | W6 | Int4 | AA10 | WrRdy | | B11 | Reserved | D15 | VDD | J21 | GND | R19 | SysAD53 | W7 | Int1 | AA11 | GND | | B12 | NC | D16 | GND | K1 | SysAD60 | R20 | SysAD23 | W8 | Reserved | AA12 | ScMatch | | B13 | ScLine14 | D17 | V <sub>DD</sub> | K2 | SysAD30 | R21 | GND | W9 | Reserved | AA13 | GND | | B14 | ScLine10 | D18 | GND | K3 | SysAD62 | T1 | SysAD16 | W10 | Reserved | AA14 | SysCmd6 | | B15 | ScLine9 | D19 | VDD | K4 | V <sub>DD</sub> | T2 | SysADC0 | W11 | ValidIn | AA15 | GND | | B16 | ScLine6 | D20 | V <sub>DD</sub> | K18 | VDD | T3 | SysADC2 | W12 | ScDOE | AA16 | SysCmd2 | | B17 | ScLine3 | D21 | VDD | K19 | SysAD11 | T4 | GND | W13 | SysCmd7 | AA17 | GND | | B18 | ScLine1 | E1 | GND | K20 | SysAD43 | T18 | GND | W14 | SysCmd4 | AA18 | SysADC3 | | B19 | V <sub>DD</sub> | E2 | SysAD36 | K21 | SysAD13 | T19 | SysAD19 | W15 | SysCmd1 | AA19 | GND | | B20 | VDD | E3 | SysAD4 | L1 | GND | T20 | SysAD51 | W16 | SysADC7 | AA20 | V <sub>DD</sub> | | B21 | VDD | E4 | V <sub>DD</sub> | L2 | SysAD58 | T21 | SysAD21 | W17 | SysADC5 | AA21 | GND | | C1 | GND | E18 | V <sub>DD</sub> | L3 | SysAD28 | U1 | GND | W18 | SysAD47 | | | | C2 | VDD | E19 | ScWord1 | L4 | V <sub>DD</sub> | U2 | SysADC4 | W19 | BigEndian | | | | C3 | ColdReset | E20 | ScWord0 | L18 | V <sub>DD</sub> | U3 | SysADC6 | W20 | V <sub>DD</sub> | | | | C4 | SysAD34 | E21 | GND | L19 | SysAD45 | U4 | V <sub>DD</sub> | W21 | GND | | | # **(2)** μ**PD30500A** | No. | Name | No. | Name | No. | Name | No. | Name | No. | Name | No. | Name | |-----|--------------------|-----|-------------------|-----|-----------------|-----|--------------------|-----|-----------------|------|----------| | A1 | GND | C5 | ScDCE1 | F1 | SysAD8 | L20 | SysAD63 | U18 | V <sub>DD</sub> | Y1 | VddIO | | A2 | VDDIO | C6 | ScDCE0 | F2 | SysAD38 | L21 | GND | U19 | SysAD17 | Y2 | VddIO | | А3 | GND | C7 | ScCWE0 | F3 | SysAD6 | M1 | SysAD26 | U20 | SysAD49 | Y3 | VDDIO | | A4 | SysAD32 | C8 | ScTCE | F4 | GND | M2 | SysAD56 | U21 | GND | Y4 | Release | | A5 | GND | C9 | Modeln | F18 | GND | МЗ | SysAD24 | V1 | V <sub>DD</sub> | Y5 | Int3 | | A6 | ScCWE1 | C10 | NC | F19 | SysAD1 | M4 | VDDIO | V2 | V <sub>DD</sub> | Y6 | Int2 | | A7 | GND | C11 | GNDP | F20 | SysAD33 | M18 | VDDIO | V3 | V <sub>DD</sub> | Y7 | ScValid | | A8 | V <sub>DD</sub> Ok | C12 | GND | F21 | SysAD3 | M19 | SysAD29 | V4 | GND | Y8 | GND | | A9 | GND | C13 | ScLine13 | G1 | GND | M20 | SysAD61 | V5 | NMI | Y9 | GND | | A10 | SysClock | C14 | ScLine11 | G2 | SysAD10 | M21 | SysAD31 | V6 | GND | Y10 | GND | | A11 | GND | C15 | ScLine8 | G3 | SysAD40 | N1 | GND | V7 | V <sub>DD</sub> | Y11 | ExtRqst | | A12 | ScLine15 | C16 | ScLine5 | G4 | VDDIO | N2 | SysAD54 | V8 | VDDIO | Y12 | RdRdy | | A13 | GND | C17 | ScLine4 | G18 | VDDIO | N3 | SysAD22 | V9 | GND | Y13 | SysCmd8 | | A14 | ScLine12 | C18 | ScLine0 | G19 | SysAD35 | N4 | GND | V10 | V <sub>DD</sub> | Y14 | SysCmd5 | | A15 | GND | C19 | Reset | G20 | SysAD5 | N18 | GND | V11 | VDDIO | Y15 | SysCmd3 | | A16 | ScLine7 | C20 | VDDIO | G21 | GND | N19 | SysAD27 | V12 | V <sub>DD</sub> | Y16 | SysCmd0 | | A17 | GND | C21 | GND | H1 | SysAD42 | N20 | SysAD59 | V13 | GND | Y17 | SysCmdF | | A18 | ScLine2 | D1 | V <sub>DD</sub> | H2 | SysAD44 | N21 | GND | V14 | VDDIO | Y18 | SysADC1 | | A19 | GND | D2 | V <sub>DD</sub> | НЗ | SysAD12 | P1 | SysAD50 | V15 | V <sub>DD</sub> | Y19 | SysAD15 | | A20 | VDDIO | D3 | V <sub>DD</sub> | H4 | V <sub>DD</sub> | P2 | SysAD52 | V16 | GND | Y20 | VDDIO | | A21 | GND | D4 | GND | H18 | V <sub>DD</sub> | P3 | SysAD20 | V17 | VDDIO | Y21 | VddIO | | B1 | VDDIO | D5 | V <sub>DD</sub> | H19 | SysAD7 | P4 | V <sub>DD</sub> | V18 | GND | AA1 | GND | | B2 | VDDIO | D6 | GND | H20 | SysAD39 | P18 | V <sub>DD</sub> | V19 | V <sub>DD</sub> | AA2 | VddIO | | В3 | VDDIO | D7 | VDDIO | H21 | SysAD37 | P19 | SysAD25 | V20 | V <sub>DD</sub> | AA3 | GND | | B4 | SysAD2 | D8 | V <sub>DD</sub> | J1 | GND | P20 | SysAD57 | V21 | V <sub>DD</sub> | AA4 | ValidOut | | B5 | SysAD0 | D9 | GND | J2 | SysAD46 | P21 | SysAD55 | W1 | GND | AA5 | GND | | В6 | ScTOE | D10 | VDDIO | J3 | SysAD14 | R1 | GND | W2 | VDDIO | AA6 | Īnt0 | | В7 | ScCLR | D11 | V <sub>DD</sub> P | J4 | GND | R2 | SysAD18 | W3 | VDDIO | AA7 | GND | | В8 | ScTDE | D12 | V <sub>DD</sub> | J18 | GND | R3 | SysAD48 | W4 | VDDIO | AA8 | GND | | В9 | ModeClock | D13 | GND | J19 | SysAD9 | R4 | V <sub>DD</sub> IO | W5 | Int5 | AA9 | GND | | B10 | GND | D14 | VDDIO | J20 | SysAD41 | R18 | VDDIO | W6 | Int4 | AA10 | WrRdy | | B11 | GND | D15 | V <sub>DD</sub> | J21 | GND | R19 | SysAD53 | W7 | Int1 | AA11 | GND | | B12 | GND | D16 | GND | K1 | SysAD60 | R20 | SysAD23 | W8 | GND | AA12 | ScMatch | | B13 | ScLine14 | D17 | VDDIO | K2 | SysAD30 | R21 | GND | W9 | GND | AA13 | GND | | B14 | ScLine10 | D18 | GND | K3 | SysAD62 | T1 | SysAD16 | W10 | V <sub>DD</sub> | AA14 | SysCmd6 | | B15 | ScLine9 | D19 | V <sub>DD</sub> | K4 | VDDIO | T2 | SysADC0 | W11 | ValidIn | AA15 | GND | | B16 | ScLine6 | D20 | V <sub>DD</sub> | K18 | VDDIO | T3 | SysADC2 | W12 | ScDOE | AA16 | SysCmd2 | | B17 | ScLine3 | D21 | V <sub>DD</sub> | K19 | SysAD11 | T4 | GND | W13 | SysCmd7 | AA17 | GND | | B18 | ScLine1 | E1 | GND | K20 | SysAD43 | T18 | GND | W14 | SysCmd4 | AA18 | SysADC3 | | B19 | VDDIO | E2 | SysAD36 | K21 | SysAD13 | T19 | SysAD19 | W15 | SysCmd1 | AA19 | GND | | B20 | VDDIO | E3 | SysAD4 | L1 | GND | T20 | SysAD51 | W16 | SysADC7 | AA20 | VDDIO | | B21 | VDDIO | E4 | VDD | L2 | SysAD58 | T21 | SysAD21 | W17 | SysADC5 | AA21 | GND | | C1 | GND | E18 | VDD | L3 | SysAD28 | U1 | GND | W18 | SysAD47 | | | | C2 | VDDIO | E19 | ScWord1 | L4 | VDD | U2 | SysADC4 | W19 | BigEndian | | | | C3 | ColdReset | E20 | ScWord0 | L18 | VDD | U3 | SysADC4 | W20 | VDDIO | | | | C4 | SysAD34 | E21 | GND | L19 | SysAD45 | U4 | VDD | W20 | GND | | | #### PIN NAMES BigEndian: Endian Mode Select ColdReset: Cold Reset ExtRqst: External Request GND: Ground GNDP: Quiet GND for PLL Int (0:5): Interrupt Request ModeClock: Boot Mode Clock Modeln: Boot Mode Data In NC: No Connection Non-maskable Interrupt Request RdRdy: Read Ready Release: Release Interface Reset: Reset ScCLR: Secondary Cache Block Clear ScCWE (0:1): Secondary Cache Write Enable ScDCE (0:1):Data RAM Chip EnableScDOE:Data RAM Output EnableScLine (0:15):Secondary Cache Line IndexScMatch:Secondary Cache Tag Match ScTCE:Secondary Cache Tag RAM Chip EnableScTDE:Secondary Cache Tag RAM Data EnableScTOE:Secondary Cache Tag RAM Output Enable ScValid: Secondary Cache Valid ScWord (0:1): Secondary Cache Word Index SysAD (0:63): System Address/Data Bus SysADC (0:7): System Address/Data Check Bus SysClock: System Clock SysCmd (0:8): System Command/Data Identifier SysCmdP: System Command/Data Identifier Bus Parity ValidIn:Valid InputValidOut:Valid Output V<sub>DD</sub>: Power Supply ( $\mu$ PD30500) V<sub>DD</sub>: Power Supply for Processor Core ( $\mu$ PD30500A) V<sub>DD</sub>IO: Power Supply for Processor I/O ( $\mu$ PD30500A only) VDDOk: VDD is OK VDDP: Quiet VDD for PLL WrRdy: Write Ready ## INTERNAL BLOCK DIAGRAM # **CONTENTS** | 1. | PIN FUNCTIONS | . 11 | |----|---------------------------------------------------|------| | 2. | ELECTRICAL SPECIFICATIONS | . 13 | | | <b>2.1</b> μ <b>PD30500</b> | 13 | | | <b>2.2</b> μ <b>PD30500A</b> | 16 | | | 2.3 Test Condition | 19 | | | 2.4 Timing Chart | 19 | | 3. | PACKAGE DRAWING | . 24 | | 4. | RECOMMENDED SOLDERING CONDITIONS | . 26 | | ΑP | PENDIX DIFFERENCES BETWEEN THE Vr5000 AND Vr4310™ | . 27 | ## 1. PIN FUNCTIONS | Pin Name | I/O | Function | |---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | SysAD (0:63) | I/O | System address/data bus. 64-bit bus for communication between processor, secondary cache and external agent. | | SysADC (0:7) | I/O | System address/data check bus. 8-bit bus including check bits for the SysAD bus. | | SysCmd (0:8) | I/O | System command/data ID bus. 9-bit bus for communication of commands and data identifiers between processor and external agent. | | SysCmdP | I/O | System command/data ID bus parity. 1-bit even number parity bit for the SysCmd bus. | | ValidIn | Input | Valid in. Signal indicating that external agent has transmitted valid address or data onto SysAD bus and valid command or data identifier onto SysCmd bus. | | ValidOut | Output | Valid out. Signal indicating that processor has transmitted valid address or data onto SysAD bus and valid command or data identifier onto SysCmd bus. | | ExtRqst | Input | External request. Signal used by external agent to request for its use by system interface. | | Release | Output | Interface release. Signal indicating that the processor has released the system interface to the slave state. | | WrRdy | Output | Write ready. Signal indicating that the external agent can accept a processor write request. | | RdRdy | Input | Read ready. Signal indicating that external agent can accept a processor read request. | | ScCLR | Output | Secondary cache block clear. Clears all the valid bits of the tag RAM. | | ScCWE (0:1) | Output | Secondary cache write enable. Write enable signal for the secondary cache RAM. | | ScDCE (0:1) | Output | Data RAM chip select. Chip select signal for secondary cache RAM. | | ScDOE | Input | Data RAM output enable. Data output enable signal from the external agent. | | ScLine (0:15) | Output | Secondary cache line index. Cache line index output of the secondary cache. | | ScMatch | Input | Secondary cache tag match. Tag match signal from secondary cache tag RAM. | | ScTCE | Output | Secondary cache tag RAM chip select. Chip select signal of the secondary cache tag RAM. | | ScTDE | Output | Secondary cache tag RAM data enable. Data enable signal from the secondary cache tag RAM. | | ScTOE | Output | Secondary cache tag RAM output enable. Output enable signal from the secondary cache tag RAM. | | ScWord (0:1) | I/O | Secondary cache word index. Signal indicating that the double word of the secondary cache index is correct. | | ScValid | I/O | Secondary cache valid. Signal indicating that the data of the secondary cache is valid. | | Pin Name | I/O | | Function | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Int (0:5) | Input | Interrupt. General-purpose pbits 15 through 10 | · · | nose input statuses can be confirmed by | | | | | | NMI | Input | | Non-maskable interrupt. Interrupt request that cannot be masked. | | | | | | | ColdReset | Input | Cold reset. Signal initializing t | | ssor. Inactivate this signal in synchroniza- | | | | | | Reset | Input | | a reset exception, without initianal in synchronization with Sys | alizing the internal status of the processor. Clock. | | | | | | SysClock | Input | System clock. Clock input signal | to processor. | | | | | | | BigEndian Input Endian mode setting. This signal sets the endian mode of the system interface. When setting the endian mode with this signal, specify little endian with the data from Modeln pin that is input at reset. To set the endian mode with the data from the Modeln pin, fix this signal to 0. | | | | | | | | | | | | BigEndian | Bit 8 of boot mode | Mode | | | | | | | | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | —<br>Big endian<br>Big endian<br>Little endian | | | | | | ModeClock | Output | Boot mode clock. Successive boot n | node data clock output resultin | g from dividing SysClock by 256. | | | | | | Modeln | Input | Boot mode data input<br>Input of initialization | | | | | | | | V <sub>DD</sub> Ok | Input | for 100 ms or more | nat the voltage supplied to the | V <sub>R</sub> 5000 is reached to the rated level <sup>Note2</sup> zed. When V <sub>DD</sub> Ok is asserted active, the | | | | | | VDDP | - | PLL V <sub>DD</sub> . Power supply for i | nternal PLL. | | | | | | | GNDP | - | PLL GND. Ground for interna | I PLL. | | | | | | | VDD | - | VR5000 Positive power supp VR5000A Power supply pin for (2.4 V @ 100 to 235) | | lz, 2.6 V @ 251 to 266 MHz) | | | | | | V <sub>DD</sub> IONote1 | _ | Power supply pin for | I/O (3.3 V) | | | | | | | GND | _ | Ground pin. | | | | | | | Notes 1. VDDIO is only for VR5000A. **2.** VR5000: VDD = 3.135 V VR5000A: VDD = 2.3 V, VDDIO = 3.135 V (@ 100 to 235 MHz operation) VDD = 2.375 V, VDDIO = 3.135 V (@ 236 to 250 MHz operation) $V_{DD} = 2.5 \text{ V}, V_{DD}IO = 3.135 \text{ V}$ (@ 251 to 266 MHz operation) #### 2. ELECTRICAL SPECIFICATIONS #### **2.1** $\mu$ **PD30500** #### **Absolute Maximum Ratings** | Parameter | Symbol | Condition | Rating | Unit | |-------------------------------|---------------------------------------|--------------------------|-------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +4.0 | V | | Input voltage <sup>Note</sup> | Vı | | -0.5 to V <sub>DD</sub> + 0.3 | V | | | | Pulse of less than 10 ns | -1.5 to V <sub>DD</sub> + 0.3 | V | | Operating case temperature | ating case temperature Tc PGA package | | 0 to +70 | °C | | | | BGA package | 0 to +85 | °C | | Storage temperature | T <sub>stg</sub> | PGA package | -65 to +150 | °C | | | | BGA package | -40 to +125 | °C | **Note** The upper limit of the input voltage ( $V_{DD} + 0.3$ ) is +4.0 V. Cautions 1. Do not short circuit two or more outputs at the same time. 2. Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. The specifications and conditions shown in the following DC Characteristics and AC Characteristics are the range within which the product can normally operate and the quality can be guaranteed. ## DC Characteristics (Tc = 0 to +70°C (PGA Package), Tc = 0 to +85°C (BGA Package), VDD = 3.3 V ±5%) | Parameter | Symbol | | Condition | MIN. | MAX. | Unit | |--------------------------------|--------|--------------|---------------|-----------------------|-----------------------|------| | High-level output voltage | Vон | VDD = MIN., | Iон = −4 mA | 2.4 | | V | | Low-level output voltage | Vol | VDD = MIN., | loL = 4 mA | | 0.4 | V | | High-level input voltageNote 1 | VIH | | | 2.0 | V <sub>DD</sub> + 0.3 | V | | Low-level input voltageNote 1 | VIL | | | -0.5 | +0.8 | V | | | | Pulse of les | ss than 10 ns | -1.5 | +0.8 | V | | High-level input voltageNote 2 | VIHC | | | 0.8 × V <sub>DD</sub> | V <sub>DD</sub> + 0.3 | V | | Low-level input voltageNote 2 | VILC | | | -0.5 | 0.2 × V <sub>DD</sub> | V | | | | Pulse of les | ss than 10 ns | -1.5 | 0.2 × V <sub>DD</sub> | V | | Supply current | IDD | Normal | 150 MHz | | 2.16 | Α | | | | operation | 180 MHz | | 2.54 | Α | | | | | 200 MHz | | 2.8 | Α | | | | Standby | Standby | | 0.25 | Α | | Input leakage current | Iu | | | -5 | +5 | μΑ | | Input/output leakage current | Ilio | | | -5 | +5 | μΑ | Notes 1. Not applied to the SysClock pin. 2. Applied to the SysClock pin only. Remark The operating supply current is almost proportional to the operating clock frequency. ## Capacitance | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |--------------------|--------|-----------|------|------|------| | Input capacitance | Cin | | | 5 | pF | | Output capacitance | Cout | | | 7 | pF | ## AC Characteristics (Tc = 0 to +70°C (PGA Package), Tc = 0 to +85°C (BGA Package), $V_{DD}$ = 3.3 V $\pm$ 5%) ## **Clock parameter** | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |-----------------------------------|-------------|---------------------------------|-----------|------|------| | System clock high-level width | tсн | | 3.0 | | ns | | System clock low-level width | <b>t</b> cL | | 3.0 | | ns | | System clock frequency Notes 1, 2 | | 150 MHz | 20 | 75 | MHz | | | | 180 MHz | 20 | 90 | MHz | | | | 200 MHz | 20 | 100 | MHz | | System clock cycle | tcp | 150 MHz | 13.3 | 50 | ns | | | | 180 MHz | 11.1 | 50 | ns | | | | 200 MHz | 10 | 50 | ns | | System clock jitter | tji | System clock frequency > 66 MHz | | ±125 | ps | | | | System clock frequency ≤ 66 MHz | | ±250 | ps | | System clock rise time | tcr | | | 2.0 | ns | | System clock fall time | tcf | | | 2.0 | ns | | Mode clock cycle | tмос | | 256 × tcp | | ns | Notes 1. The operation of the VR5000 is guaranteed only when the PLL is operating **2.** The operation is guaranteed if the internal operating frequency 100 MHz or higher. ## **System Interface Parameter** | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |------------------------|--------|------------------------|------|------|------| | Data output hold time | tом | Modebit (14 : 13) = 10 | 1.0 | | ns | | | | Modebit (14 : 13) = 11 | 1.1 | | ns | | | | Modebit (14 : 13) = 00 | 1.3 | | ns | | | | Modebit (14 : 13) = 01 | 1.3 | | ns | | Data output delay time | too | | | 5.0 | ns | | Data input setup time | tos | | 1.6 | | ns | | Data input hold time | tон | | 0.5 | | ns | ## **Boot Mode Interface Parameter** | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |----------------------|--------|-----------|-----------------------------|------|------| | More data setup time | tmps | | $t_{\text{CP}} \times 0.35$ | | ns | | Mode data hold time | tмрн | | tcp × 0.35 | | ns | ## **Load Coefficient** | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |------------------|--------|-----------|------|------|----------| | Load coefficient | CLD | | | 1.5 | ns/25 pF | #### **2.2** μ**PD30500A** #### **Absolute Maximum Ratings** | Parameter | Symbol | Condition | Rating | Unit | |-------------------------------|------------------|--------------------------|----------------------------------|------| | Supply voltage | VDDIO | | -0.5 to +4.0 | V | | | V <sub>DD</sub> | | -0.3 to +3.3 | V | | Input voltage <sup>Note</sup> | Vı | | -0.5 to V <sub>DD</sub> IO + 0.3 | V | | | | Pulse of less than 10 ns | -1.5 to V <sub>DD</sub> IO + 0.3 | V | | Operating case temperature | Tc | | 0 to +85 | °C | | Storage temperature | T <sub>stg</sub> | | -40 to +125 | °C | **Note** The upper limit of the input voltage (VDDIO + 0.3) is +4.0 V. Cautions 1. Do not short circuit two or more outputs at the same time. Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. The specifications and conditions shown in the following DC Characteristics and AC Characteristics are the range within which the product can normally operate and the quality can be guaranteed. **★** DC Characteristics (Tc = 0 to +85°C, V<sub>DD</sub>IO = 3.3 V ±5%, V<sub>DD</sub> = 2.4 V ±0.1 V @ 100 to 235 MHz) (Tc = 0 to +85°C, V<sub>DD</sub>IO = 3.3 V ±5%, V<sub>DD</sub> = 2.5 V ±5% @ 236 to 250 MHz) (Tc = 0 to +70°C, V<sub>DD</sub>IO = 3.3 V ±5%, V<sub>DD</sub> = 2.6 V ±0.1 V @ 251 to 266 MHz) | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |-------------------------------------------|--------|----------------------------------------------------|--------------------------|--------------------------|------| | High-level output voltage | Vон | V <sub>DD</sub> IO = MIN., I <sub>OH</sub> = -4 mA | 2.4 | | V | | Low-level output voltage | Vol | VDDIO = MIN., IOL = 4 mA | | 0.4 | V | | High-level input voltageNote 1 | ViH | | 2.0 | V <sub>DD</sub> IO + 0.3 | V | | Low-level input voltage <sup>Note 1</sup> | VIL | | -0.5 | +0.8 | V | | | | Pulse of less than 10 ns | -1.5 | +0.8 | V | | High-level input voltageNote 2 | VIHC | | 0.8 × V <sub>DD</sub> IO | V <sub>DD</sub> IO + 0.3 | V | | Low-level input voltageNote 2 | VILC | | -0.5 | 0.2 × VDDIO | V | | | | Pulse of less than 10 ns | -1.5 | 0.2 × VDDIO | V | | Supply current | IDD | 250 MHz | | 1.8 | А | | | | 266 MHz | | 1.9 | А | | | Oldal | System clock frequency = 50 MHz | | 0.7 | Α | | | | System clock frequency = 67 MHz | | 0.85 | Α | | | | System clock frequency = 83 MHz | | 0.95 | Α | | | | System clock frequency = 100 MHz | | 1.15 | Α | | Input leakage current | lu | | -5 | +5 | μΑ | | Input/output leakage current | Іно | | -5 | +5 | μΑ | Notes 1. Not applied to the SysClock pin. 2. Applied to the SysClock pin only. #### **Power Application Sequence** Two kinds of power sources are provided with the V<sub>R</sub>5000A. The sequence of the power application order is not fixed. However, make sure that either of the power supplies does not remain turned on for 1 second or more while the other remains off. | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |-------------------------|--------|-----------|------|------|------| | Power application delay | top | | 0 | 1 | sec | ## Capacitance | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |--------------------|--------|-----------|------|------|------| | Input capacitance | Cln | | | 5 | pF | | Output capacitance | Cout | | | 7 | pF | AC Characteristics (Tc = 0 to +85°C, V<sub>DD</sub>IO = 3.3 V $\pm$ 5%, V<sub>DD</sub> = 2.4 V $\pm$ 0.1 V @ 100 to 235 MHz) (Tc = 0 to +85°C, V<sub>DD</sub>IO = 3.3 V $\pm$ 5%, V<sub>DD</sub> = 2.5 V $\pm$ 5% @ 236 to 250 MHz) (Tc = 0 to +70°C, V<sub>DD</sub>IO = 3.3 V $\pm$ 5%, V<sub>DD</sub> = 2.6 V $\pm$ 0.1 V @ 251 to 266 MHz) ## **Clock parameter** | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |-----------------------------------|--------|---------------------------------|-----------|------|------| | System clock high-level width | tсн | | 3.0 | | ns | | System clock low-level width | tcL | | 3.0 | | ns | | System clock frequency Notes 1, 2 | | | 20 | 100 | MHz | | System clock cycle | tcp | | 10 | 50 | ns | | System clock jitter | tji | System clock frequency > 66 MHz | | ±125 | ps | | | | System clock frequency ≤ 66 MHz | | ±250 | ps | | System clock rise time | tcr | | | 2.0 | ns | | System clock fall time | tcf | | | 2.0 | ns | | Mode clock cycle | tмос | | 256 × tcp | | ns | Notes 1. The operation of the VR5000A is guaranteed only when the PLL is operating 2. The operation is guaranteed if the internal operating frequency 100 MHz or higher. ## **System Interface Parameter** | | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |---|------------------------|--------|--------------------------------------|------|------|------| | * | Data output hold time | tом | Modebit (14:13) = 10 | 1.1 | | ns | | | | | Modebit (14 : 13) = 11 | 1.2 | | ns | | | | | Modebit (14 : 13) = 00 | 1.3 | | ns | | | | | Modebit (14 : 13) = 01 | 1.3 | | ns | | | Data output delay time | too | PClock/SysClock division ratio = | | 5.0 | ns | | | | | 2, 3, 4, 5, 6, 7, 8 | | | | | | | | PClock/SysClock division ratio = 2.5 | | 7.0 | ns | | | Data input setup time | tos | | 1.6 | | ns | | * | Data input hold time | tон | PClock/SysClock division ratio = | 0.5 | | ns | | | | | 2, 3, 4, 5, 6, 7, 8 | | | | | | | | PClock/SysClock division ratio = 2.5 | 0.7 | | ns | ## **Boot Mode Interface Parameter** | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |----------------------|--------|-----------|------------|------|------| | Mode data setup time | tmds | | tcp × 0.35 | | ns | | Mode data hold time | tmdh | | tcp × 0.35 | | ns | ## **Load Coefficient** | Parameter | Symbol | Condition | MIN. | MAX. | Unit | |------------------|--------|-----------|------|------|----------| | Load coefficient | CLD | | | 1.5 | ns/25 pF | ## 2.3 Test Condition ## **Test point** ## **Load Conditions** # 2.4 Timing Chart # **Clock timing** ## Mode clock timing ## Clock jitter ## System interface edge timing ## Boot mode interface edge timing ## **Clocking relations** ## Power application sequence (VR5000A only) ## **Reset Timing** #### Power-on reset timing ## Cold reset timing ## Warm reset timing ## 3. PACKAGE DRAWING ## 223 PIN CERAMIC PGA #### NOTE Each lead centerline is located within $\phi$ 0.254( $\phi$ 0.010 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|-------------|--------------| | Α | 47.24±0.25 | 1.860±0.010 | | D | 47.24±0.25 | 1.860±0.010 | | E | 2.03 | 0.080 | | F | 2.54(T.P.) | 0.100(T.P.) | | G | 3.30±0.2 | 0.130±0.008 | | Н | 0.50 MIN. | 0.019 MIN. | | 1 | 2.82 | 0.111 | | J | 3.98 MAX. | 0.157 MAX. | | K | φ1.27±0.2 | 0.050±0.008 | | L | φ0.46±0.05 | φ0.018±0.002 | | М | 0.254 | 0.010 | X223RJ-100A-1 # 272-PIN PLASTIC BGA (C/D advanced type) (29x29) | ITEM | MILLIMETERS | | | |------|-------------------|--|--| | Α | 29.00±0.20 | | | | D | 29.00±0.20 | | | | Е | 1.80 | | | | F | 1.27 (T.P.) | | | | G | 0.60±0.10 | | | | Н | 0.90 | | | | J | 1.50±0.20 | | | | K | 0.15 | | | | L | φ0.75±0.15 | | | | М | 0.30 | | | | N | 0.25 MIN. | | | | Р | 0.10 | | | | Y | C1.5 | | | | Z | C0.5 | | | | | \$272\$2-127-C6-3 | | | S272S2-127-C6-3 #### 4. RECOMMENDED SOLDERING CONDITIONS Soldering this product under the following soldering conditions is recommended. For details of the recommended soldering conditions, refer to the document **Semiconductor Device Mounting Technology Manual (C10535E)**. For soldering methods and conditions other than those recommended below, consult NEC sales representative. #### (1) Soldering Conditions of Surface Mount Type μPD30500S2-150: 272-pin plastic BGA (C/D advanced type) (29 × 29) μPD30500S2-180: 272-pin plastic BGA (C/D advanced type) (29 × 29) μPD30500S2-200: 272-pin plastic BGA (C/D advanced type) (29 × 29) μPD30500AS2-250: 272-pin plastic BGA (C/D advanced type) (29 × 29) μPD30500AS2-266: 272-pin plastic BGA (C/D advanced type) (29 × 29) | Soldering Method | Soldering Conditions | Recommended<br>Condition Symbol | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 235°C, Time: 30 sec max. (@ 210°C or higher), Count: 3 times or less, Exposure limit: 3days <sup>Note</sup> (after that, prebake at 125°C for 10 hours) | IR35-103-3 | | VPS | Package peak temperature: 215°C, Time: 25 to 40 sec max. (@ 200°C or higher), Count: 3 times or less, Exposure limit: 3days <sup>Note</sup> (after that, prebake at 125°C for 10 hours) | VP15-103-3 | | Partial heating | Pin temperature: 300°C max., Time: 3 sec max. (per pin row) | _ | Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except partial heating). #### (2) Soldering Conditions of Insertion Type $\mu$ PD30500RJ-150: 223-pin ceramic PGA (48 × 48) $\mu$ PD30500RJ-180: 223-pin ceramic PGA (48 × 48) $\mu$ PD30500RJ-200: 223-pin ceramic PGA (48 × 48) | Soldering Method | Soldering Conditions | | | |---------------------------|---------------------------------------------------------|--|--| | Wave soldering (Pin only) | Solder bath temperature: 260°C max., Time: 10 sec max. | | | | Partial heating | Pin temperature: 300°C max., Time: 3 sec max. (per pin) | | | Caution Wave soldering is only for the lead part in order that jet solder cannot contact with the chip directly. # APPENDIX DIFFERENCES BETWEEN THE $V_{\text{R}}5000$ and $V_{\text{R}}4310^{\text{TM}}$ | Item | | Vr5000 | Vr4310 | |------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Operating frequency | Internal | 200 MHz MAX. | 167 MHz MAX. | | | External | 100 MHz MAX. | 83.3 MHz MAX. | | Pipeline | | 2-way super scalar 5-stage pipeline | 5-stage pipeline | | Cache | Primary instruction cache | 32 KB | 16 KB | | | Primary data cache | 32 KB | 8 KB | | | Secondary cache interface | Provided | None | | | Data protection | Byte parity | None | | System bus | Write data transfer rate | 9 types (DDDD/DDxDDx/<br>DDxxDDxx/DxDxDxDx/<br>DDxxxDDxxx/DDxxxxDDxxxx/<br>DxxDxxDxxDxx/<br>DDxxxxxxxDDxxxxxx/DxxxDxxx | 2 types (D/Dxx) | | | Initialization pin at reset | Modeln (dedicated serial pin) | DivMode (0:2) | | | Status after last data write | Access ends | Last data retained when transfer rate is set | | Integer operation unit | Corresponding instruction | MIPS I, II, III, IV instruction sets | MIPS I, II, III instruction sets | | JTAG interface | | None | Provided | | SyncOut-SyncIn bus | | None | Provided | | Clock interface | Multiplication ratio of input to internal | 2, 3, 4, 5, 6, 7, 8 | 1.5, 2, 2.5, 3, 4, 5, 6 | | | Division ratio of internal to bus | 2, 3, 4, 5, 6, 7, 8 | 1.5, 2, 2.5, 3, 4, 5, 6 | | | Clock output | None | TClock | | Power management mode | | Standby mode (pipeline does not operate) | Not provided | | PRId register | | Imp = 0x23 | Imp = 0x0B | [MEMO] [MEMO] #### **NOTES FOR CMOS DEVICES -** ## (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. #### ② HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. ## 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such. VR3000, VR4000, VR4310, VR5000, VR5000A, VR10000, and VR Series are trademarks of NEC Corporation. MIPS is a registered trademark of MIPS Technologies, Inc. in the United States. # **Regional Information** Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify: - Device availability - · Ordering information - Product release schedule - · Availability of related technical literature - Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth) - Network requirements In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country. #### **NEC Electronics Inc. (U.S.)** Santa Clara, California Tel: 408-588-6000 800-366-9782 Fax: 408-588-6130 800-729-9288 #### **NEC Electronics (Germany) GmbH** Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490 #### **NEC Electronics (UK) Ltd.** Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290 #### NEC Electronics Italiana s.r.l. Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99 #### **NEC Electronics (Germany) GmbH** Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580 #### **NEC Electronics (France) S.A.** Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99 #### **NEC Electronics (France) S.A.** Madrid Office Madrid, Spain Tel: 91-504-2787 Fax: 91-504-2860 #### **NEC Electronics (Germany) GmbH** Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388 #### **NEC Electronics Hong Kong Ltd.** Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044 ## **NEC Electronics Hong Kong Ltd.** Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411 #### **NEC Electronics Singapore Pte. Ltd.** United Square, Singapore Tel: 65-253-8311 Fax: 65-250-3583 #### **NEC Electronics Taiwan Ltd.** Taipei, Taiwan Tel: 02-2719-2377 Fax: 02-2719-5951 #### **NEC do Brasil S.A.** Electron Devices Division Guarulhos-SP Brasil Tel: 55-11-6462-6810 Fax: 55-11-6462-6829 J00.7 Exporting this product or equipment that includes this product may require a governmental license from the U.S.A. for some countries because this product utilizes technologies limited by the export control regulations of the U.S.A. - The information in this document is current as of October, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information. - No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document. - NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others. - Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. - While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment, and anti-failure features. - NEC semiconductor products are classified into the following three quality grades: - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application. - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application. (Note) - (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries. - (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).